欢迎访问ic37.com |
会员登录 免费注册
发布采购

SAA7111AHZ/02 参数 Datasheet PDF下载

SAA7111AHZ/02图片预览
型号: SAA7111AHZ/02
PDF下载: 下载PDF文件 查看货源
内容描述: [IC SPECIALTY CONSUMER CIRCUIT, PQFP64, PLASTIC, SOT-314, LQFP-64, Consumer IC:Other]
分类和应用: 商用集成电路
文件页数/大小: 75 页 / 479 K
品牌: NXP [ NXP ]
 浏览型号SAA7111AHZ/02的Datasheet PDF文件第1页浏览型号SAA7111AHZ/02的Datasheet PDF文件第2页浏览型号SAA7111AHZ/02的Datasheet PDF文件第4页浏览型号SAA7111AHZ/02的Datasheet PDF文件第5页浏览型号SAA7111AHZ/02的Datasheet PDF文件第6页浏览型号SAA7111AHZ/02的Datasheet PDF文件第7页浏览型号SAA7111AHZ/02的Datasheet PDF文件第8页浏览型号SAA7111AHZ/02的Datasheet PDF文件第9页  
Philips Semiconductors  
Product specification  
Enhanced Video Input Processor (EVIP)  
SAA7111A  
1
FEATURES  
Four analog inputs, internal analog source selectors,  
e.g. 4 × CVBS or 2 × Y/C or (1 × Y/C and 2 × CVBS)  
Two analog preprocessing channels  
Fully programmable static gain for the main channels or  
automatic gain control for the selected CVBS or Y/C  
channel  
Odd/even field identification by a non interlace CVBS  
input signal  
Switchable white peak control  
Fix level for RGB output format during horizontal  
Two built-in analog anti-aliasing filters  
Two 8-bit video CMOS analog-to-digital converters  
On-chip clock generator  
blanking  
720 active samples per line on the YUV bus  
One user programmable general purpose switch on an  
output pin  
Line-locked system clock frequencies  
Built-in line-21 text slicer  
Digital PLL for horizontal-sync processing and clock  
generation  
A 27 MHz Vertical Blanking Interval (VBI) data bypass  
programmable by I2C-bus for INTERCAST applications  
Requires only one crystal (24.576 MHz) for all standards  
Horizontal and vertical sync detection  
Power-on control  
Two via I2C-bus switchable outputs for the digitized  
CVBS or Y/C input signals AD1 (7 to 0) and AD2 (7 to 0)  
Automatic detection of 50 and 60 Hz field frequency,  
and automatic switching between PAL and NTSC  
standards  
Chip enable function (reset for the clock generator and  
power save mode up from chip version 3)  
Luminance and chrominance signal processing for  
PAL BGHI, PAL N, PAL M, NTSC M, NTSC N,  
NTSC 4.43, NTSC-Japan and SECAM  
Compatible with memory-based features (line-locked  
clock)  
User programmable luminance peaking or aperture  
Boundary scan test circuit complies with the  
correction  
‘IEEE Std. 1149.1 1990’ (ID-Code = 0 F111 02 B)  
I2C-bus controlled (full read-back ability by an external  
Cross-colour reduction for NTSC by chrominance comb  
filtering  
controller)  
PAL delay line for correcting PAL phase errors  
Real time status information output (RTCO)  
Brightness Contrast Saturation (BCS) control on-chip  
The YUV (CCIR-601) bus supports a data rate of:  
– 864 × fH = 13.5 MHz for 625 line sources  
Low power (<0.5 W), low voltage (3.3 V), small package  
(LQFP64)  
5 V tolerant digital I/O ports.  
2
APPLICATIONS  
– 858 × fH = 13.5 MHz for 525 line sources.  
Desktop/Notebook (PCMCIA) video  
Multimedia  
Data output streams for 16, 12 or 8-bit width with the  
following formats:  
Digital television  
Image processing  
Video phone  
– YUV 4 : 1 : 1 (12-bit)  
– YUV 4 : 2 : 2 (16-bit)  
– YUV 4 : 2 : 2 (CCIR-656) (8-bit)  
– RGB (5, 6, and 5) (16-bit) with dither  
– RGB (8, 8, and 8) (24-bit) with special application.  
Intercast.  
1998 May 15  
3