欢迎访问ic37.com |
会员登录 免费注册
发布采购

74HC138D,652 参数 Datasheet PDF下载

74HC138D,652图片预览
型号: 74HC138D,652
PDF下载: 下载PDF文件 查看货源
内容描述: [74HC(T)138 - 3-to-8 line decoder/demultiplexer; inverting SOP 16-Pin]
分类和应用: 驱动输入元件光电二极管逻辑集成电路
文件页数/大小: 19 页 / 148 K
品牌: PHILIPS [ NXP SEMICONDUCTORS ]
 浏览型号74HC138D,652的Datasheet PDF文件第2页浏览型号74HC138D,652的Datasheet PDF文件第3页浏览型号74HC138D,652的Datasheet PDF文件第4页浏览型号74HC138D,652的Datasheet PDF文件第5页浏览型号74HC138D,652的Datasheet PDF文件第6页浏览型号74HC138D,652的Datasheet PDF文件第7页浏览型号74HC138D,652的Datasheet PDF文件第8页浏览型号74HC138D,652的Datasheet PDF文件第9页  
74HC138; 74HCT138
3-to-8 line decoder/demultiplexer; inverting
Rev. 4 — 27 June 2012
Product data sheet
1. General description
The 74HC138; 74HCT138 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL).
The 74HC138; 74HCT138 decoder accepts three binary weighted address inputs (A0, A1
and A3) and when enabled, provides 8 mutually exclusive active LOW outputs (Y0 to Y7).
The 74HC138; 74HCT138 features three enable inputs: two active LOW (E1 and E2) and
one active HIGH (E3). Every output is HIGH unless E1 and E2 are LOW and E3 is HIGH.
This multiple enable function allows easy parallel expansion of the 74HC138; 74HCT138
to a 1-of-32 (5 lines to 32 lines) decoder with just four 74HC138; 74HCT138 ICs and one
inverter.
The 74HC138; 74HCT138 can be used as an eight output demultiplexer by using one of
the active LOW enable inputs as the data input and the remaining enable inputs as
strobes. Permanently tie unused enable inputs to their appropriate active HIGH- or
LOW-state.
The 74HC138; 74HCT138 is identical to the 74HC238; 74HCT238 but has inverting
outputs.
2. Features and benefits
Demultiplexing capability
Multiple input enable for easy expansion
Complies with JEDEC standard no. 7A
Ideal for memory chip select decoding
Active LOW mutually exclusive outputs
ESD protection:
HBM EIA/JESD22-A114F exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C