欢迎访问ic37.com |
会员登录 免费注册
发布采购

74HC4051DB 参数 Datasheet PDF下载

74HC4051DB图片预览
型号: 74HC4051DB
PDF下载: 下载PDF文件 查看货源
内容描述: 8通道模拟多路复用器/ [8-channel analog multiplexer/demultiplexer]
分类和应用: 复用器开关复用器或开关信号电路光电二极管
文件页数/大小: 16 页 / 130 K
品牌: PHILIPS [ NXP SEMICONDUCTORS ]
 浏览型号74HC4051DB的Datasheet PDF文件第1页浏览型号74HC4051DB的Datasheet PDF文件第3页浏览型号74HC4051DB的Datasheet PDF文件第4页浏览型号74HC4051DB的Datasheet PDF文件第5页浏览型号74HC4051DB的Datasheet PDF文件第6页浏览型号74HC4051DB的Datasheet PDF文件第7页浏览型号74HC4051DB的Datasheet PDF文件第8页浏览型号74HC4051DB的Datasheet PDF文件第9页  
Philips Semiconductors
Product specification
8-channel analog
multiplexer/demultiplexer
FEATURES
Wide analog input voltage range:
±
5 V.
Low “ON” resistance:
80
(typ.) at V
CC
V
EE
= 4.5 V
70
(typ.) at V
CC
V
EE
= 6.0 V
60
(typ.) at V
CC
V
EE
= 9.0 V
Logic level translation:
to enable 5 V logic to communicate with
±
5 V analog
signals
Typical “break before make” built in
Output capability: non-standard
I
CC
category: MSI
GENERAL DESCRIPTION
The 74HC/HCT4051 are high-speed Si-gate CMOS
devices and are pin compatible with the “4051” of the
74HC/HCT4051
“4000B” series. They are specified in compliance with
JEDEC standard no. 7A.
The 74HC/HCT4051 are 8-channel analog
multiplexers/demultiplexers with three digital select inputs
(S
0
to S
2
), an active LOW enable input (E), eight
independent inputs/outputs (Y
0
to Y
7
) and a common
input/output (Z).
With E LOW, one of the eight switches is selected (low
impedance ON-state) by S
0
to S
2
. With E HIGH, all
switches are in the high impedance OFF-state,
independent of S
0
to S
2
.
V
CC
and GND are the supply voltage pins for the digital
control inputs (S
0
to S
2
, and E). The V
CC
to GND ranges
are 2.0 to 10.0 V for HC and 4.5 to 5.5 V for HCT. The
analog inputs/outputs (Y
0
to Y
7
, and Z) can swing between
V
CC
as a positive limit and V
EE
as a negative limit.
V
CC
V
EE
may not exceed 10.0 V.
For operation as a digital multiplexer/demultiplexer, V
EE
is
connected to GND (typically ground).
QUICK REFERENCE DATA
V
EE
= GND = 0 V; T
amb
= 25
°C;
t
r
= t
f
= 6 ns
TYPICAL
SYMBOL
t
PZH
/ t
PZL
turn “ON” time
E to V
os
S
n
to V
os
t
PHZ
/ t
PLZ
turn “OFF” time
E to V
os
S
n
to V
os
C
I
C
PD
C
S
input capacitance
power dissipation capacitance per switch
max. switch capacitance
independent (Y)
common
Notes
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
µW):
P
D
= C
PD
×
V
CC2
×
f
i
+
∑ {
(C
L
+ C
S
) ×
V
CC2
×
f
o
} where:
f
i
= input frequency in MHz
f
o
= output frequency in MHz
{ (C
L
+ C
S
) ×
V
CC2
×
f
o
} = sum of outputs
C
L
= output load capacitance in pF
C
S
= max. switch capacitance in pF
V
CC
= supply voltage in V
2. For HC the condition is V
I
= GND to V
CC
For HCT the condition is V
I
= GND to V
CC
1.5 V
December 1990
2
(Z)
5
25
5
25
pF
pF
notes 1 and 2
18
19
3.5
25
16
20
3.5
25
ns
ns
pF
pF
PARAMETER
CONDITIONS
HC
C
L
= 15 pF; R
L
= 1 kΩ;
V
CC
= 5 V
22
20
HCT
22
24
ns
ns
UNIT