欢迎访问ic37.com |
会员登录 免费注册
发布采购

4304-00 参数 Datasheet PDF下载

4304-00图片预览
型号: 4304-00
PDF下载: 下载PDF文件 查看货源
内容描述: 75欧姆RF数字衰减器6位, 31.5分贝, DC - 2.0 GHz的 [75 Ohm RF Digital Attenuator 6-bit, 31.5 dB, DC - 2.0 GHz]
分类和应用: 衰减器
文件页数/大小: 11 页 / 543 K
品牌: PEREGRINE [ PEREGRINE SEMICONDUCTOR CORP. ]
 浏览型号4304-00的Datasheet PDF文件第1页浏览型号4304-00的Datasheet PDF文件第2页浏览型号4304-00的Datasheet PDF文件第4页浏览型号4304-00的Datasheet PDF文件第5页浏览型号4304-00的Datasheet PDF文件第6页浏览型号4304-00的Datasheet PDF文件第7页浏览型号4304-00的Datasheet PDF文件第8页浏览型号4304-00的Datasheet PDF文件第9页  
PE4304
Product Specification
Evaluation Kit
The Digital Attenuator Evaluation Kit board was
designed to ease customer evaluation of the
PE4304 Digital Step Attenuator.
J9 is used in conjunction with the supplied DC cable
to supply V
DD
, GND, and –V
DD
. If use of the internal
negative voltage generator is desired, then do not
connect –V
DD
(Black banana plug). If an external –
V
DD
is desired, then apply -3V.
J1 should be connected to the parallel port of a PC
with the supplied ribbon cable. The evaluation
software is written to operate the DSA in serial
mode, so Switch 7 (P/S) should be ON with all other
switches off. Using the software, enable or disable
each attenuation setting to the desired combined
attenuation. The software automatically programs
the DSA each time an attenuation state is enabled or
disabled.
To evaluate the Power up options, first disconnect
the parallel ribbon cable from the evaluation board.
The parallel cable must be removed to prevent the
PC parallel port from biasing the control pins to
unknown states. During power up in serial mode (P/
S=1 and LE=0) or in parallel mode with P/S=0 and
LE=1, the default power-up signal attenuation is set
to the value present on the six control bits on the six
parallel data inputs (C0.5 to C16). This allows any
one of the 64 attenuation settings to be specified as
the power-up state.
To power up in Parallel mode (P/S=0) with LE=0, the
control bits are automatically set to one of four
possible values. These four values are selected by
the two power-up control bits, PUP1 and PUP2, as
shown in the Parallel PUP Truth Table (Table 6).
Figure 4. Evaluation Board Layout
Peregrine Specification 101/0112
Figure 5. Evaluation Board Schematic
Peregrine Specification 102/0142
Note: Resistors on pins 1 and 3
are required to avoid package
resonance and meet error
specifications over frequency.
Document No. 70-0066-03
www.psemi.com
©2005 Peregrine Semiconductor Corp. All rights reserved.
Page 3 of 11