欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML2253-XXXHB 参数 Datasheet PDF下载

ML2253-XXXHB图片预览
型号: ML2253-XXXHB
PDF下载: 下载PDF文件 查看货源
内容描述: 双通道混合的算法冲ADPCM语音合成LSI [2-Channel Mixing Oki ADPCM Algorithm-Based Speech Synthesis LSI]
分类和应用: 音频合成器集成电路消费电路语音合成PC
文件页数/大小: 36 页 / 267 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号ML2253-XXXHB的Datasheet PDF文件第10页浏览型号ML2253-XXXHB的Datasheet PDF文件第11页浏览型号ML2253-XXXHB的Datasheet PDF文件第12页浏览型号ML2253-XXXHB的Datasheet PDF文件第13页浏览型号ML2253-XXXHB的Datasheet PDF文件第15页浏览型号ML2253-XXXHB的Datasheet PDF文件第16页浏览型号ML2253-XXXHB的Datasheet PDF文件第17页浏览型号ML2253-XXXHB的Datasheet PDF文件第18页  
FEDL2250DIGEST-09  
OKI Semiconductor  
ML2250 family  
PIN DESCRIPTIONS-2  
ML22Q54/Q58GA Common Pins  
44-pin plastic QFP  
Pin  
Symbol  
Type  
O
Description  
When using the built-in ROM for voice output, this pin outputs Llevel  
while channel 2 side processes a command and while plays back voice.  
Works as ERRpin when using EXT command for the voice output. If an  
abnormality occurred in the transfer of data, the ERR pin outputs L”  
level and the voice output may become noisy.  
Hlevel at power on.  
43  
BUSY2/ERR  
Outputs Llevel while the channel 1 side processes a command and  
while plays back voice.  
Hlevel at power on.  
The input command of channel 2 is valid at Hlevel when using the  
built-in ROM for voice output.  
DL pin when using EXT command for the voice output. It outputs the  
voice data capture signal. The data is captured on the rising edge of DL.  
Hlevel at power on.  
3
4
BUSY1  
O
O
NCR2/DL  
The command input of channel 1 side is valid at Hlevel when using  
the built-in ROM for voice output.  
NDR pin when using EXT command for the voice output. The voice data  
input is effective at Hlevel.  
5
NCR1/NDR  
O
Hlevel at power on.  
When Llevel is input to this pin, the device is reset, the oscillation  
stops, and AOUT and DAQ outputs go into GND level.  
Test pin for the device.  
9
RESET  
I
I
10  
TEST  
Input Llevel to this pin. This pin has a pull-down resistor built in.  
Wired to a crystal or ceramic oscillator.  
A feedback resistor of around 1 M is built in between this XT pin and  
XTpin (pin 15).  
14  
XT  
I
When using an external clock, input the clock from this pin.  
Wired to a ceramic or crystal oscillator.  
When using an external clock, keep this pin open.  
CPU interface data bus pins in the parallel input interface.  
Channel status output pins when RDis at Llevel.  
The pins output the flash memory data when reading the built-in flash  
memory data.  
In the serial input interface, keep these pins at Llevel.  
CPU interface data bus pin in the parallel input interface.  
The pin outputs flash memory data when reading the built-in flash  
memory data.  
When RDis at Llevel other than when reading the flash memory data,  
this pin usually outputs Llevel.  
15  
XT  
O
16  
18  
19  
20  
D3  
D2  
D1  
D0  
I/O  
I/O  
21  
D4  
In the serial input interface, keep this pin at Llevel.  
CPU interface data bus pin in the parallel input interface.  
The pin outputs flash memory data when reading the built-in flash  
memory data.  
When RDis at Llevel other than when reading the flash memory data,  
this pin usually outputs Llevel.  
23  
D5/DO  
I/O  
Channel status output pin in the serial input interface.  
When CS and RD are at Llevel, this D5/DO pin serially outputs the  
status of each channel in synchronization with SCK clock. When  
reading data of the built-in flash memory, the pin will output serially the  
flash memory data.  
14/36  
 复制成功!