欢迎访问ic37.com |
会员登录 免费注册
发布采购

M29W640GT90NA6F 参数 Datasheet PDF下载

M29W640GT90NA6F图片预览
型号: M29W640GT90NA6F
PDF下载: 下载PDF文件 查看货源
内容描述: 64兆位(8MB X8或X16 4Mb的,页) 3V供应闪存 [64 Mbit (8Mb x8 or 4Mb x16, Page) 3V supply Flash memory]
分类和应用: 闪存存储内存集成电路光电二极管ISM频段
文件页数/大小: 90 页 / 1676 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M29W640GT90NA6F的Datasheet PDF文件第36页浏览型号M29W640GT90NA6F的Datasheet PDF文件第37页浏览型号M29W640GT90NA6F的Datasheet PDF文件第38页浏览型号M29W640GT90NA6F的Datasheet PDF文件第39页浏览型号M29W640GT90NA6F的Datasheet PDF文件第41页浏览型号M29W640GT90NA6F的Datasheet PDF文件第42页浏览型号M29W640GT90NA6F的Datasheet PDF文件第43页浏览型号M29W640GT90NA6F的Datasheet PDF文件第44页  
Status Register  
M29W640GH, M29W640GL, M29W640GT, M29W640GB  
5
Status Register  
Bus Read operations from any address always read the Status Register during Program and  
Erase operations. It is also read during Erase Suspend when an address within a block  
being erased is accessed.  
The bits in the Status Register are summarized in Table 13: Status Register bits.  
5.1  
Data Polling Bit (DQ7)  
The Data Polling Bit can be used to identify whether the Program/Erase Controller has  
successfully completed its operation or if it has responded to an Erase Suspend. The Data  
Polling Bit is output on DQ7 when the Status Register is read.  
During Program operations the Data Polling Bit outputs the complement of the bit being  
programmed to DQ7. After successful completion of the Program operation the memory  
returns to Read mode and Bus Read operations from the address just programmed output  
DQ7, not its complement.  
During Erase operations the Data Polling Bit outputs ’0’, the complement of the erased state  
of DQ7. After successful completion of the Erase operation the memory returns to Read  
Mode.  
In Erase Suspend mode the Data Polling Bit will output a ’1’ during a Bus Read operation  
within a block being erased. The Data Polling Bit will change from a ’0’ to a ’1’ when the  
Program/Erase Controller has suspended the Erase operation.  
Figure 9: Data polling flowchart, gives an example of how to use the Data Polling Bit. A Valid  
Address is the address being programmed or an address within the block being erased.  
Table 20: Reset/Block Temporary Unprotect ac Characteristics gives a description of the  
data polling operation and timings.  
5.2  
Toggle Bit (DQ6)  
The Toggle Bit can be used to identify whether the Program/Erase Controller has  
successfully completed its operation or if it has responded to an Erase Suspend. The Toggle  
Bit is output on DQ6 when the Status Register is read.  
During Program and Erase operations the Toggle Bit changes from ’0’ to ’1’ to ’0’, etc., with  
successive Bus Read operations at any address. After successful completion of the  
operation the memory returns to Read mode.  
During Erase Suspend mode the Toggle Bit will output when addressing a cell within a block  
being erased. The Toggle Bit will stop toggling when the Program/Erase Controller has  
suspended the Erase operation.  
Figure 10: Data toggle flowchart, gives an example of how to use the Data Toggle Bit.  
Figure 20: Toggle/alternative Toggle bit polling ac waveforms (8-bit mode) gives a  
description of the data polling operation and timings.  
40/90  
 复制成功!