欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25PE80-VMN6P 参数 Datasheet PDF下载

M25PE80-VMN6P图片预览
型号: M25PE80-VMN6P
PDF下载: 下载PDF文件 查看货源
内容描述: 8兆位,页擦除串行闪存与字节变性, 75兆赫的SPI总线,标准引脚 [8-Mbit, page-erasable serial flash memory with byte alterability, 75 MHz SPI bus, standard pinout]
分类和应用: 闪存内存集成电路
文件页数/大小: 66 页 / 1387 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25PE80-VMN6P的Datasheet PDF文件第42页浏览型号M25PE80-VMN6P的Datasheet PDF文件第43页浏览型号M25PE80-VMN6P的Datasheet PDF文件第44页浏览型号M25PE80-VMN6P的Datasheet PDF文件第45页浏览型号M25PE80-VMN6P的Datasheet PDF文件第47页浏览型号M25PE80-VMN6P的Datasheet PDF文件第48页浏览型号M25PE80-VMN6P的Datasheet PDF文件第49页浏览型号M25PE80-VMN6P的Datasheet PDF文件第50页  
Power-up and power-down  
M25PE80  
7
Power-up and power-down  
At power-up and power-down, the device must not be selected (that is Chip Select (S) must  
follow the voltage applied on V ) until V reaches the correct value:  
CC  
CC  
V
V
(min) at power-up, and then for a further delay of t  
at power-down  
CC  
SS  
VSL  
A safe configuration is provided in Section 3: SPI modes.  
To avoid data corruption and inadvertent write operations during power-up, a power on reset  
(POR) circuit is included. The logic inside the device is held reset while V is less than the  
CC  
power on reset (POR) threshold voltage, V – all operations are disabled, and the device  
WI  
does not respond to any instruction.  
Moreover, the device ignores all write enable (WREN), page write (PW), page program (PP),  
page erase (PE), sector erase (SE), bulk erase (BE) and write to lock register (WRLR)  
instructions until a time delay of t  
has elapsed after the moment that V rises above  
PUW  
CC  
the V threshold. However, the correct operation of the device is not guaranteed if, by this  
WI  
time, V is still below V (min). No write, program or erase instructions should be sent  
CC  
CC  
until the later of:  
t
t
after V passed the V threshold  
CC WI  
PUW  
VSL  
after V passed the V (min) level  
CC  
CC  
These values are specified in Table 14.  
If the delay, t  
, has elapsed, after V has risen above V (min), the device can be  
VSL  
CC  
CC  
selected for read instructions even if the t  
delay is not yet fully elapsed.  
PUW  
As an extra protection, the Reset (Reset) signal could be driven Low for the whole duration  
of the power-up and power-down phases.  
At power-up, the device is in the following state:  
The device is in the standby mode (not the deep power-down mode).  
The write enable latch (WEL) bit is reset.  
Normal precautions must be taken for supply rail decoupling, to stabilize the V supply.  
CC  
Each device in a system should have the V rail decoupled by a suitable capacitor close to  
CC  
the package pins (generally, this capacitor is of the order of 0.1 µF).  
At power-down, when V drops from the operating voltage, to below the power on reset  
CC  
(POR) threshold voltage, V , all operations are disabled and the device does not respond  
WI  
to any instruction. The designer needs to be aware that if a power-down occurs while a  
write, program or erase cycle is in progress, some data corruption can result.  
46/66  
 复制成功!