欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P128-VMF6TG 参数 Datasheet PDF下载

M25P128-VMF6TG图片预览
型号: M25P128-VMF6TG
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位(多电平),低电压,串行闪存与50MHz的SPI总线接口 [128 Mbit (Multilevel), low-voltage, Serial Flash memory with 50-MHz SPI bus interface]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 45 页 / 864 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P128-VMF6TG的Datasheet PDF文件第10页浏览型号M25P128-VMF6TG的Datasheet PDF文件第11页浏览型号M25P128-VMF6TG的Datasheet PDF文件第12页浏览型号M25P128-VMF6TG的Datasheet PDF文件第13页浏览型号M25P128-VMF6TG的Datasheet PDF文件第15页浏览型号M25P128-VMF6TG的Datasheet PDF文件第16页浏览型号M25P128-VMF6TG的Datasheet PDF文件第17页浏览型号M25P128-VMF6TG的Datasheet PDF文件第18页  
Operating features  
Table 2.  
M25P128  
Protected area sizes  
Status Register content  
BP2 Bit BP1 Bit BP0 Bit  
Memory content  
Protected area  
Unprotected area  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
none  
All Sectors (Sectors 0 to 63)(1)  
Sectors 0 to 62  
Upper 64th (1 Sector, 2Mb)  
Upper 32nd (2 Sectors, 4Mb)  
Upper 16nd (4 Sectors, 8Mb)  
Upper 8nd (8 Sectors, 16Mb)  
Sectors 0 to 61  
Sectors 0 to 59  
Sectors 0 to 55  
Upper Quarter (16 Sectors, 32Mb) Lower 3 Quarters (Sectors 0 to 47)  
Upper Half (32 Sectors, 64Mb)  
All sectors (64 Sectors, 128Mb)  
Lower Half (Sectors 0 to 31)  
none  
1. The device is ready to accept a Bulk Erase instruction if, and only if, all Block Protect (BP2, BP1, BP0) are 0.  
4.8  
Hold condition  
The Hold (HOLD) signal is used to pause any serial communications with the device without  
resetting the clocking sequence. However, taking this signal Low does not terminate any  
Write Status Register, Program or Erase cycle that is currently in progress.  
To enter the Hold condition, the device must be selected, with Chip Select (S) Low.  
The Hold condition starts on the falling edge of the Hold (HOLD) signal, provided that this  
coincides with Serial Clock (C) being Low (as shown in Figure 6).  
The Hold condition ends on the rising edge of the Hold (HOLD) signal, provided that this  
coincides with Serial Clock (C) being Low.  
If the falling edge does not coincide with Serial Clock (C) being Low, the Hold condition  
starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide  
with Serial Clock (C) being Low, the Hold condition ends after Serial Clock (C) next goes  
Low. (This is shown in Figure 6).  
During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data  
Input (D) and Serial Clock (C) are Don’t Care.  
Normally, the device is kept selected, with Chip Select (S) driven Low, for the whole duration  
of the Hold condition. This is to ensure that the state of the internal logic remains unchanged  
from the moment of entering the Hold condition.  
If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of  
resetting the internal logic of the device. To restart communication with the device, it is  
necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents  
the device from going back to the Hold condition.  
14/45