欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P05-AVZW6TP 参数 Datasheet PDF下载

M25P05-AVZW6TP图片预览
型号: M25P05-AVZW6TP
PDF下载: 下载PDF文件 查看货源
内容描述: 512千位,串行闪存, 50MHz的SPI总线接口 [512 Kbit, serial Flash memory, 50 MHz SPI bus interface]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 52 页 / 1092 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P05-AVZW6TP的Datasheet PDF文件第18页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第19页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第20页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第21页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第23页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第24页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第25页浏览型号M25P05-AVZW6TP的Datasheet PDF文件第26页  
Instructions  
M25P05-A  
6.4  
Read status register (RDSR)  
The read status register (RDSR) instruction allows the status register to be read. The status  
register may be read at any time, even while a program, erase or write status register cycle  
is in progress. When one of these cycles is in progress, it is recommended to check the  
write in progress (WIP) bit before sending a new instruction to the device. It is also possible  
to read the status register continuously, as shown in Figure 10.  
Table 6.  
Status register format  
b7  
b0  
SRWD  
0
0
0
BP1  
BP0  
WEL  
WIP  
Status register write protect  
Block protect bits  
Write enable latch bit  
Write in progress bit  
The status and control bits of the status register are as follows:  
6.4.1  
6.4.2  
6.4.3  
WIP bit  
The write in progress (WIP) bit indicates whether the memory is busy with a write status  
register, program or erase cycle. When set to ‘1’, such a cycle is in progress, when reset to  
‘0’ no such cycle is in progress.  
WEL bit  
The write enable latch (WEL) bit indicates the status of the internal write enable latch. When  
set to ‘1’ the internal write enable latch is set, when set to ‘0’ the internal write enable latch is  
reset and no write status register, program or erase instruction is accepted.  
BP1, BP0 bits  
The block protect (BP1, BP0) bits are non-volatile. They define the size of the area to be  
software protected against program and erase instructions. These bits are written with the  
write status register (WRSR) instruction. When one or both of the block protect (BP1, BP0)  
bits is set to ‘1’, the relevant memory area (as defined in Table 2) becomes protected  
against page program (PP) and sector erase (SE) instructions. The block protect (BP1,  
BP0) bits can be written provided that the hardware protected mode has not been set. The  
bulk erase (BE) instruction is executed if, and only if, both block protect (BP1, BP0) bits are  
0.  
6.4.4  
SRWD bit  
The status register write disable (SRWD) bit is operated in conjunction with the Write  
Protect (W) signal. The status register write disable (SRWD) bit and write protect (W) signal  
allow the device to be put in the hardware protected mode (when the status register write  
disable (SRWD) bit is set to ‘1’, and write protect (W) is driven Low). In this mode, the non-  
volatile bits of the status register (SRWD, BP1, BP0) become read-only bits and the write  
status register (WRSR) instruction is no longer accepted for execution.  
22/52