欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS92LV1212AMSA/NOPB 参数 Datasheet PDF下载

DS92LV1212AMSA/NOPB图片预览
型号: DS92LV1212AMSA/NOPB
PDF下载: 下载PDF文件 查看货源
内容描述: [IC LINE RECEIVER, PDSO28, EIAJ, SSOP-28, Line Driver or Receiver]
分类和应用: 时钟
文件页数/大小: 13 页 / 320 K
品牌: NSC [ NATIONAL SEMICONDUCTOR ]
 浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第1页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第2页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第4页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第5页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第6页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第7页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第8页浏览型号DS92LV1212AMSA/NOPB的Datasheet PDF文件第9页  
Random Lock Initialization and
Resynchronization
The initialization and resynchronization methods described
in their respective sections are the fastest ways to establish
the link between the Serializer and Deserializer, however,
the DS92LV1212 can attain lock to a data stream without re-
quiring special SYNC patterns to be sent by the Serializer.
This allows the DS92LV1212 to be used in applications
where the Deserializer must operate “open-loop” and sup-
ports hot insertion into a running backplane. Because the
data stream is essentially random the time for the
DS92LV1212 to attain lock is variable and cannot be pre-
dicted. The primary constraint on the “random” lock time is
the initial phase relation when the Deserializer is powered
up. The data contained in the data stream can also affect
lock time. Typical lock times for random data have a mean of
570us and a max of 4.9ms.
If a specific pattern is repetitive the Deserializer could be
misled into a “false lock” - falsely recognizing the data pat-
tern as the clocking bits. We refer to such a pattern as a re-
petitive multi-transition, RMT. This is when there is more than
one Low-High transition in a single clock cycle. This occurs
when any bit, except DIN 9, is held at a low state and the ad-
jacent bit is held high creating a 0-1 transition. In the worst
case the Deserializer could become locked to the data pat-
tern rather than the clock. Circuitry within the DS92LV1212
can detect that the possibility of “false lock” exists (by detect-
ing that there is more than 1 potential position for clocking
bits) and will prevent the LOCK* output from becoming ac-
tive until the potential “false lock” pattern changes. It is ex-
pected that the data will eventually change causing the De-
serializer to lose lock to the data pattern and continue
searching for the clock bits in the serial data stream. A
graphical representation of a few cases of RMT is shown
below. Please note that RMT applies to bits DIN0-DIN8.
Powerdown
The Powerdown state is a low power sleep mode that can be
used to reduce power when there is no data to be trans-
ferred. Powerdown is entered when PWRDN and REN are
driven low on the Deserializer. In Powerdown, the PLL is
stopped and the outputs go into TRI-STATE, disabling load
current and also reducing supply current to the milliamp
range. To exit Powerdown, PWRDN is driven high.
Both the Serializer and Deserializer must re-initialize and re-
synchronize before data can be transferred. Initialization of
the Serializer takes 1024 TCLK cycles. The Deserializer will
initialize and assert LOCK high until it is locked to the Bus
LVDS clock.
TRI-STATE
For the Deserializer, TRI-STATE is entered when the REN
pin is driven low. This will TRI-STATE the receiver output
pins (ROUT0–ROUT9), LOCK and RCLK.
3
www.national.com