欢迎访问ic37.com |
会员登录 免费注册
发布采购

54173FMQB 参数 Datasheet PDF下载

54173FMQB图片预览
型号: 54173FMQB
PDF下载: 下载PDF文件 查看货源
内容描述: TRI- STATE四寄存器 [TRI-STATE Quad Registers]
分类和应用: 触发器锁存器逻辑集成电路输出元件
文件页数/大小: 6 页 / 134 K
品牌: NSC [ NATIONAL SEMICONDUCTOR ]
 浏览型号54173FMQB的Datasheet PDF文件第2页浏览型号54173FMQB的Datasheet PDF文件第3页浏览型号54173FMQB的Datasheet PDF文件第4页浏览型号54173FMQB的Datasheet PDF文件第5页浏览型号54173FMQB的Datasheet PDF文件第6页  
54173 DM54173 DM74173 TRI-STATE Quad D Registers
June 1989
54173 DM54173 DM74173
TRI-STATE Quad D Registers
General Description
These four-bit registers contain D-type flip-flops with totem-
pole TRI-STATE outputs capable of driving highly capaci-
tive or low-impedance loads The high-impedance state and
increased high-logic-level drive provide these flip-flops with
the capability of driving the bus lines in a bus-organized sys-
tem without need for interface or pull-up components
Gated enable inputs are provided for controlling the entry of
data into the flip-flops When both data-enable inputs are
low data at the D inputs are loaded into their respective flip-
flops on the next positive transition of the buffered clock
input Gate output control inputs are also provided When
both are low the normal logic states of the four outputs are
available for driving the loads or bus lines The outputs are
disabled independently from the level of the clock by a high
logic level at either output control input The outputs then
present a high impedance and neither load nor drive the bus
line Detailed operation is given in the function table
To minimize the possibility that two outputs will attempt to
take a common bus to opposite logic levels the output con-
trol circuitry is designed so that the average output disable
times are shorter than the average output enable times
Features
Y
Y
Y
Y
Y
Y
Y
Y
TRI-STATE outputs interface directly with system bus
Gated output control lines for enabling or disabling the
outputs
Fully independent clock elminates restrictions for oper-
ating in one of two modes
Parallel load
Do nothing (hold)
For application as bus buffer registers
Typical propagation delay 18 ns
Typical frequency 30 MHz
Typical power dissipation 250 mW
Alternate Military Aerospace device (54173) is avail-
able Contact a National Semiconductor Sales Office
Distributor for specifications
Connection Diagram
Dual-In-Line Package
Function Table
Inputs
Data Enable
Clear
H
L
L
L
L
L
Clock
G1
X
L
X
X
H
X
L
L
G2
X
X
X
H
L
L
Data
D
X
X
X
X
L
H
Output
Q
L
Q
0
Q
0
Q
0
L
H
u
u
u
u
When either M or N (or both) is (are) high the output is disabled to the
high-impedance state however sequential operation of the flip-flops is
not affected
H
e
high level (steady state)
L
e
low level (steady state)
u
e
low-to-high level transition
X
e
don’t care (any input including transitions)
Q
0
e
the level of Q before the indicated steady state input conditions were
established
TL F 6556 – 1
Order Number 54173DMQB 54173FMQB
DM54173J DM54173W or DM74173N
See NS Package Number J16A N16E or W16A
TRI-STATE is a registered trademark of National Semiconductor Corporation
C
1995 National Semiconductor Corporation
TL F 6556
RRD-B30M105 Printed in U S A