欢迎访问ic37.com |
会员登录 免费注册
发布采购

30171-53 参数 Datasheet PDF下载

30171-53图片预览
型号: 30171-53
PDF下载: 下载PDF文件 查看货源
内容描述: 的Geode ™ GXLV处理器系列的低功耗X86集成解决方案 [Geode⑩ GXLV Processor Series Low Power Integrated x86 Solutions]
分类和应用: 微控制器和处理器外围集成电路微处理器时钟
文件页数/大小: 247 页 / 4117 K
品牌: NSC [ National Semiconductor ]
 浏览型号30171-53的Datasheet PDF文件第27页浏览型号30171-53的Datasheet PDF文件第28页浏览型号30171-53的Datasheet PDF文件第29页浏览型号30171-53的Datasheet PDF文件第30页浏览型号30171-53的Datasheet PDF文件第32页浏览型号30171-53的Datasheet PDF文件第33页浏览型号30171-53的Datasheet PDF文件第34页浏览型号30171-53的Datasheet PDF文件第35页  
Signal Definitions (Continued)  
2.2 SIGNAL DESCRIPTIONS  
2.2.1 System Interface Signals  
BGA  
SPGA  
Signal Name  
Pin No. Pin No.  
Type  
Description  
SYSCLK  
P26  
V34  
I
System Clock  
PCI clock is connected to SYSCLK. The internal clock of the  
GXLV processor is generated by a proprietary patented fre-  
quency synthesis circuit which multiplies the SYSCLK input up to  
ten times. The SYSCLK to core clock multiplier is configured  
using the CLKMODE[2:0] inputs.  
The SYSCLK input is a fixed frequency which can only be  
stopped or varied when the GXLV processor is in full 3V Sus-  
pend. (See Section 5.1.4 “3 Volt Suspend” on page 177 for  
details regarding this mode.)  
CLKMODE[2:0]  
M1, L1,  
M3  
G3, R2,  
S1  
I
Clock Mode  
These signals are used to set the core clock multiplier. The PCI  
clock "SYSCLK" is multiplied by the value set by CLKMODE[2:0]  
to generate the GXLV processor’s core clock.  
CLKMODE[2:0]:  
000 = SYSCLK multiplied by 4 (Test mode only)  
001 = SYSCLK multiplied by 10  
010 = SYSCLK multiplied by 9  
011 = SYSCLK multiplied by 5  
100 = SYSCLK multiplied by 4  
101 = SYSCLK multiplied by 6  
110 = SYSCLK multiplied by 7  
111 = SYSCLK multiplied by 8  
RESET  
J3  
M2  
I
Reset  
RESET aborts all operations in progress and places the  
GXLV processor into a reset state. RESET forces the CPU and  
peripheral functions to begin executing at a known state. All data  
in the on-chip cache is invalidated upon RESET.  
RESET is an asynchronous input but must meet specified setup  
and hold times to guarantee recognition at a particular clock  
edge. This input is typically generated during the Power-On-  
Reset sequence.  
INTR  
B18  
C22  
D24  
C31  
I
(Maskable) Interrupt Request  
INTR is a level-sensitive input that causes the GXLV processor to  
suspend execution of the current instruction stream and begin  
execution of an interrupt service routine. The INTR input can be  
masked through the EFlags Register IF bit. (See Table 3-4 on  
page 46 for bit definitions.)  
IRQ13  
O
Interrupt Request Level 13  
IRQ13 is asserted if an on-chip floating point error occurs.  
When a floating point error occurs, the GXLV processor asserts  
the IRQ13 pin. The floating point interrupt handler then performs  
an OUT instruction to I/O address F0h or F1h. The GXLV proces-  
sor accepts either of these cycles and clears the IRQ13 pin.  
Refer to Section 3.4.1 “I/O Address Space” on page 63 for fur-  
ther information on IN/OUT instructions.  
Revision 1.1  
31  
www.national.com