欢迎访问ic37.com |
会员登录 免费注册
发布采购

30134-23 参数 Datasheet PDF下载

30134-23图片预览
型号: 30134-23
PDF下载: 下载PDF文件 查看货源
内容描述: 的Geode ™ GXLV处理器系列的低功耗X86集成解决方案 [Geode⑩ GXLV Processor Series Low Power Integrated x86 Solutions]
分类和应用: 外围集成电路时钟
文件页数/大小: 247 页 / 4117 K
品牌: NSC [ National Semiconductor ]
 浏览型号30134-23的Datasheet PDF文件第178页浏览型号30134-23的Datasheet PDF文件第179页浏览型号30134-23的Datasheet PDF文件第180页浏览型号30134-23的Datasheet PDF文件第181页浏览型号30134-23的Datasheet PDF文件第183页浏览型号30134-23的Datasheet PDF文件第184页浏览型号30134-23的Datasheet PDF文件第185页浏览型号30134-23的Datasheet PDF文件第186页  
Power Management (Continued)  
Table 5-2. Power Management Control and Status Registers (Continued)  
Bit  
Name  
Description  
GX_BASE+8504h-8507h  
PM_CNTRL_TEN Register (R/W)  
Default Value = xxxxxx00h  
31:8  
7:6  
5
RSVD  
RSVD  
Reserved: These bits are not used. Do not write to these bits.  
Reserved: Set to 0.  
X_TEST (WO)  
Transmission Test (Write Only) : Setting this bit causes the GXLV processor to immediately trans-  
mit the current contents of the serial packet. This bit is write only and is used primarily for test. This  
bit returns 0 on a read.  
4:3  
2
X_FREQ  
CPU_RD  
CPU_EN  
Transmission Frequency: This field indicates the time between serial packet transmissions. Serial  
packet transmissions occur at the selected interval only if at least one of the packet bits is set high:  
00 = Disable transmitter; 01 = 1 ms; 10 = 5 ms; 11 = 10 ms.  
CPU Activity Read Enable: Setting this bit high enables reporting of CPU level-1 cache read  
misses that are not a result of an instruction fetch. This bit is a dont-care if the CPU_EN bit is not set  
high.  
1
CPU Activity Master Enable: Setting this bit high enables reporting of CPU Level-1 cache misses  
in bit 6 of the serial transmission packet. When enabled, the CPU Level-1 cache miss activity is  
reported on any read (assuming the CPU_RD is set high) or write access excluding misses that  
resulted from an instruction fetch.  
0
VID_EN  
Video Event Enable: Setting this bit high enables video decode events to be reported in bit 0 of the  
serial transmission packet. CPU or graphics-pipeline accesses to the graphics memory and display-  
controller-register accesses are also reported.  
GX_BASE+8508h-850Bh  
PM_CNTRL_CSTP Register (R/W)  
Default Value = xxxxxx00h  
31:8  
7:1  
0
RSVD  
RSVD  
Reserved: These bits are not used. Do not write to these bits.  
Reserved: Set to 0.  
CLK_STP  
Clock Stop: This bit configures the GXLV processor for Suspend Refresh Mode or 3 Volt Suspend  
Mode:  
0 = Suspend Refresh Mode. The clocks to the memory and display controller remain active during  
Suspend.  
1 = 3 Volt Suspend Mode. The external clock may be stopped during Suspend.  
Note: When bit 0 is set high and the Suspend input pin (SUSP#) is asserted, the GXLV processor stops all its internal clocks, and  
asserts the Suspend Acknowledge output pin (SUSPA#). Once SUSPA# is asserted the GXLV processors SYSCLK input can  
be stopped. If bit 0 is cleared, the internal memory-controller and display-controller clocks are not stopped on the  
SUSP#/SUSPA# sequence, and the SYSCLK input can not be stopped.  
GX_BASE+850Ch-850Fh  
PM_SER_PACK Register (R/O)  
Default Value = xxxxxx00h  
31:8  
7
RSVD  
Reserved: These bits are not used. Do not write to these bits.  
VID_IRQ  
Video IRQ: This bit indicates the occurrence of a video vertical sync pulse. This bit is set at the  
same time that the VINT (Vertical Interrupt) bit is set in the DC_TIMING_CFG register. The VINT bit  
has a corresponding enable bit (VIEN) in the DC_TIM_CFG register (See Table 4-29 on page 145).  
6
CPU_ACT  
CPU Activity: This bit indicates the occurrence of a level 1 cache miss that was not a result of an  
instruction fetch. This bit has a corresponding enable bit in the PM_CNTL_TEN register.  
5:2  
1
RSVD  
Reserved: Set to 0.  
USR_DEF  
Programmable Address Decode: This bit indicates the occurrence of a programmable memory  
address decode. This bit is set based on the values of the PM_BASE register and the PM_MASK  
register (see Table 5-3 on page 183). The PM_BASE register can be initialized to any address in the  
full 256 MB address range.  
0
VID_DEC  
Video Decode: This bit indicates that the CPU has accessed either the Display Controller registers  
or the graphics memory region. This bit has a corresponding enable bit in the PM_CNTRL_TEN.  
Note: The GXLV processor transmits the contents of the serial packet only when a bit in the packet register is set and the interval  
counter has elapsed. The Geode I/O companion decodes the serial packet after each transmission. Once a bit in the packet is  
set, it will remain set until the completion of the next packet transmission. Successive events of the same type that occur  
between packet transmissions are ignored. Multiple unique events between packet transmissions will accumulate in this regis-  
ter.  
www.national.com  
182  
Revision 1.1  
 复制成功!