欢迎访问ic37.com |
会员登录 免费注册
发布采购

30070-53 参数 Datasheet PDF下载

30070-53图片预览
型号: 30070-53
PDF下载: 下载PDF文件 查看货源
内容描述: 的Geode ™ GXLV处理器系列的低功耗X86集成解决方案 [Geode⑩ GXLV Processor Series Low Power Integrated x86 Solutions]
分类和应用: 外围集成电路时钟
文件页数/大小: 247 页 / 4117 K
品牌: NSC [ National Semiconductor ]
 浏览型号30070-53的Datasheet PDF文件第150页浏览型号30070-53的Datasheet PDF文件第151页浏览型号30070-53的Datasheet PDF文件第152页浏览型号30070-53的Datasheet PDF文件第153页浏览型号30070-53的Datasheet PDF文件第155页浏览型号30070-53的Datasheet PDF文件第156页浏览型号30070-53的Datasheet PDF文件第157页浏览型号30070-53的Datasheet PDF文件第158页  
Integrated Functions (Continued)  
4.5.13 FIFO Diagnostic Registers  
The FIFO Diagnostic Register group consists of two 32-bit  
GX_BASE+837Ch. These registers are summarized in  
Table 4-28 on page 141, and Table 4-33 gives their bit for-  
mats  
registers  
located  
at  
GX_BASE+8378h  
and  
Table 4-34. FIFO Diagnostic Registers  
Bit  
Name  
Description  
GX_BASE+8378h-837Bh  
DC_DFIFO_DIAG Register (R/W)  
Default Value = xxxxxxxxh  
31:0  
DISPLAY FIFO  
DIAGNOSTIC  
DATA  
Display FIFO Diagnostic Read or Write Data: Before this register is accessed, the DIAG bit in  
DC_GENERAL_CFG register (see Table 4-29 on page 144) should be set high and the DFLE bit  
should be set low. Since, each FIFO entry is 64 bits, an even number of write operations should be  
performed. Each pair of write operations will cause the FIFO write pointer to increment automati-  
cally. After all write operations have been performed, a single read of don't care data should be per-  
formed to load data into the output latch. Each subsequent read will contain the appropriate data  
which was previously written. Each pair of read operations will cause the FIFO read pointer to incre-  
ment automatically. A pause of at least four core clocks should be allowed between subsequent read  
operations to allow adequate time for the shift to take place.  
GX_BASE+837Ch-837Fh  
DC_CFIFO_DIAG Register (R/W)  
Compressed Data FIFO Diagnostic Read or Write Data: Before this register is accessed, the  
FIFO DIAGNOS- DIAG bit in DC_GENERAL_CFG (see Table 4-29 on page 144) register should be set high and the  
Default Value = xxxxxxxxh  
31:0  
COMPRESSED  
TIC DATA  
DFLE bit should be set low. Also, the DIAG bit in DC_OUTPUT_CFG (see Table 4-29) should be set  
high and the CFRW bit in DC_OUTPUT_CFG should be set low. After each write, the FIFO write  
pointer will automatically increment. After all write operations have been performed, the CFRW bit of  
DC_OUTPUT_CFG should be set high to enable read addresses to the FIFO and a single read of  
don't care data should be performed to load data into the output latch. Each subsequent read will  
contain the appropriate data which was previously written. After each read, the FIFO read pointer  
will automatically increment.  
www.national.com  
154  
Revision 1.1  
 复制成功!