欢迎访问ic37.com |
会员登录 免费注册
发布采购

NT5DS4M32EG 参数 Datasheet PDF下载

NT5DS4M32EG图片预览
型号: NT5DS4M32EG
PDF下载: 下载PDF文件 查看货源
内容描述: 1M 】 32位】 4银行双数据速率同步RAM采用双向数据选通和DLL [1M 】 32 Bits 】 4 Banks Double Data Rate Synchronous RAM With Bi-Directional Data Strobe and DLL]
分类和应用:
文件页数/大小: 46 页 / 1048 K
品牌: NANOAMP [ NANOAMP SOLUTIONS, INC. ]
 浏览型号NT5DS4M32EG的Datasheet PDF文件第1页浏览型号NT5DS4M32EG的Datasheet PDF文件第2页浏览型号NT5DS4M32EG的Datasheet PDF文件第4页浏览型号NT5DS4M32EG的Datasheet PDF文件第5页浏览型号NT5DS4M32EG的Datasheet PDF文件第6页浏览型号NT5DS4M32EG的Datasheet PDF文件第7页浏览型号NT5DS4M32EG的Datasheet PDF文件第8页浏览型号NT5DS4M32EG的Datasheet PDF文件第9页  
NanoAmp Solutions, Inc.
NT5DS4M32EG
Advance Information
Table 2: INPUT/OUTPUT FUNCTIONAL DESCRIPTION
Symbol
CK, /CK
#
Type
Input
Function
The differential system clock inputs.
All of the input are sampled on the rising edge of the clock except DQ’s
and DM’s that are sampled on both edges of the DQS.
CKE high activates and CKE low deactivates the internal clock,input buff-
ers and output drivers. By deactivating the clock, CKE low indicates the
Power down mode or Self refresh mode.
/CS enables(registered Low) and disables(registered High) the command
decoder. When /CS is registered High,new commands are ignored but
previous operations are continued.
Latches row addresses on the positive going edge of the CK with /RAS
low. Enables row access & precharge.
Latches Column addresses on the positive going edge of the CK with /
CAS low. Enables column access.
Enables write operation and row precharge. Latches data in starting from /
CAS, /WE active.
Data inputs and outputs are synchronized with both edge of DQS.
DQS0 for DQ0~DQ7, DQS1 for DQ8~DQ15, DQS2 for DQ16~DQ23,
DQS3 for DQ24~DQ31
Data-In mask. Data-In is masked by DM Latency=0 when DM is high in
burst write. DM0 for DQ0 ~ DQ7, DM1 for DQ8 ~ DQ15, DM2 for DQ16 ~
DQ23, DM3 for DQ24 ~ DQ31.
Data inputs and outputs are multiplexed on the same pins.
Select which bank is to be active.
Row,Column addresses are multiplexed on the same pin. Row address :
RA0 ~ RA11, Column address : CA0 ~ CA7. Column address CA8 is used
for auto precharge.
Power and ground for the input buffers and core logic.
Isolated power supply and ground for the output buffers to provide
improved
noise immunity.
Reference voltage for inputs, used for SSTL interface.
This pin is recommend to be left “No Connection” on the device.
Not internally connected
CKE
Input
/CS
/RAS
/CAS
/WE
DQS
0
~ DQS
3
Input
Input
Input
Input
Input, Output
DM
0
~ DM
3
DQ
0
~ DQ
31
BA
0
~ BA
1
A
0
~ A
11
V
DD
, V
SS
V
DDQ
, V
SSQ
V
REF
NC/RFU
MCL
Input
Input, Output
Input
Input
Power Supply
Power Supply
Power Supply
No Connection/
Reserved for future
use
Must Connect Low
# : The timing reference point for the differential clocking is the cross point of CK and /CK.
For any applications using the single ended clocking, apply VREF to /CK pin.
Doc # 14-02-045 Rev A ECN 01-1118
The specifications of this device are subject to change without notice. For latest documentation see http://www.nanoamp.com.
3