欢迎访问ic37.com |
会员登录 免费注册
发布采购

NT5DS32M8CT-6K 参数 Datasheet PDF下载

NT5DS32M8CT-6K图片预览
型号: NT5DS32M8CT-6K
PDF下载: 下载PDF文件 查看货源
内容描述: 256MB DDR同步DRAM [256Mb DDR Synchronous DRAM]
分类和应用: 内存集成电路光电二极管动态存储器双倍数据速率时钟
文件页数/大小: 76 页 / 2682 K
品牌: NANOAMP [ NANOAMP SOLUTIONS, INC. ]
 浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第9页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第10页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第11页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第12页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第14页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第15页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第16页浏览型号NT5DS32M8CT-6K的Datasheet PDF文件第17页  
NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT  
NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS  
NanoAmp Solutions, Inc.  
Extended Mode Register  
The Extended Mode Register controls functions beyond those controlled by the Mode Register; these additional functions  
include DLL enable/disable, bit A0; output drive strength selection, bit A1; and QFC output enable/disable, bit A2 (optional).  
These functions are controlled via the bit settings shown in the Extended Mode Register Definition. The Extended Mode  
Register is programmed via the Mode Register Set command (with BA0 = 1 and BA1 = 0) and retains the stored information  
until it is programmed again or the device loses power. The Extended Mode Register must be loaded when all banks are idle,  
and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements  
result in unspecified operation.  
DLL Enable/Disable  
The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to nor-  
mal operation after having disabled the DLL for the purpose of debug or evaluation. The DLL is automatically disabled when  
entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any time the DLL is enabled,  
200 clock cycles must occur to allow time for the internal clock to lock to the externally applied clock before a Read command  
can be issued. This is the reason for introducing timing parameter tXSRD for DDR SDRAM’s (Exit Self Refresh to Read Com-  
mand). Non- Read commands can be issued 2 clocks after the DLL is enabled via the EMRS command (tMRD) or 10 clocks after  
the DLL is enabled via self refresh exit command (tXSNR, Exit Self Refresh to Non-Read Command).  
Output Drive Strength  
The normal drive strength for all outputs is specified to be SSTL_2, Class II.  
QFC Enable/Disable  
The QFC signal is an optional DRAM output control used to isolate module loads (DIMMs) from the system memory bus by  
means of external FET switches when the given module (DIMM) is not being accessed. The QFC function is an optional feature  
and is not included on all DDR SDRAM devices.  
13  
DOC # 14-02-044 Rev A ECN # 01-1116  
The specifications of this device are subject to change without notice. For latest documentation, see http://www.nanoamp.com