欢迎访问ic37.com |
会员登录 免费注册
发布采购

NT5DS16M16CS-6K 参数 Datasheet PDF下载

NT5DS16M16CS-6K图片预览
型号: NT5DS16M16CS-6K
PDF下载: 下载PDF文件 查看货源
内容描述: 256MB DDR同步DRAM [256Mb DDR Synchronous DRAM]
分类和应用: 内存集成电路光电二极管动态存储器双倍数据速率时钟
文件页数/大小: 76 页 / 2682 K
品牌: NANOAMP [ NANOAMP SOLUTIONS, INC. ]
 浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第1页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第2页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第3页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第5页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第6页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第7页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第8页浏览型号NT5DS16M16CS-6K的Datasheet PDF文件第9页  
NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT  
NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS  
NanoAmp Solutions, Inc.  
Input/Output Functional Description  
Symbol  
Type  
Function  
Clock: CK and CK are differential clock inputs. All address and control input signals are sampled  
on the crossing of the positive edge of CK and negative edge of CK. Output (read) data is refer-  
enced to the crossings of CK and CK (both directions of crossing).  
CK, CK  
Input  
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device  
input buffers and output drivers. Taking CKE Low provides Precharge Power Down and Self  
Refresh operation (all banks idle), or Active Power Down (row Active in any bank). CKE is syn-  
chronous for power down entry and exit, and for self refresh entry. CKE is asynchronous for self  
refresh exit. CKE must be maintained high throughout read and write accesses. Input buffers,  
excluding CK, CK and CKE are disabled during Power Down. Input buffers, excluding CKE, are  
disabled during self refresh. The standard pinout includes one CKE pin. Optional pinouts might  
include CKE1 on a different pin, in addition to CKE0, to facilitate independent power down control  
of stacked devices.  
CKE, CKE0, CKE1  
Input  
Chip Select: All commands are masked when CS is registered high. CS provides for external  
bank selection on systems with multiple banks. CS is considered part of the command code. The  
standard pinout includes one CS pin. Optional pinouts might include CS1 on a different pin, in  
addition to CS0, to allow upper or lower deck selection on stacked devices.  
CS, CS0, CS1  
RAS, CAS, WE  
DM  
Input  
Input  
Input  
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.  
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is  
sampled high coincident with that input data during a Write access. DM is sampled on both edges  
of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS loading. Dur-  
ing a Read, DM can be driven high, low, or floated.  
Bank Address Inputs: BA0 and BA1 define to which bank an Active, Read, Write or Precharge  
command is being applied. BA0 and BA1 also determines if the mode register or extended mode  
register is to be accessed during a MRS or EMRS cycle.  
BA0, BA1  
A0 - A12  
Input  
Input  
Address Inputs: Provide the row address for Active commands, and the column address and  
Auto Precharge bit for Read/Write commands, to select one location out of the memory array in  
the respective bank. A10 is sampled during a Precharge command to determine whether the Pre-  
charge applies to one bank (A10 low) or all banks (A10 high). If only one bank is to be precharged,  
the bank is selected by BA0, BA1. The address inputs also provide the op-code during a Mode  
Register Set command.  
DQ  
Input/Output  
Input/Output  
Data Input/Output: Data bus.  
Data Strobe: Output with read data, input with write data. Edge-aligned with read data, centered  
in write data. Used to capture write data. For the x16, LDQS corresponds to the data on DQ0-  
DQ7; UDQS corresponds to the data on DQ8-DQ15  
DQS, LDQS, UDQS  
NC  
NU  
No Connect: No internal electrical connection is present.  
Electrical connection is present. Should not be connected at second level of assembly.  
VDDQ  
VSSQ  
VDD  
VSS  
Supply  
Supply  
Supply  
Supply  
Supply  
DQ Power Supply: 2.5V ± 0.2V.  
DQ Ground  
Power Supply: 2.5V ± 0.2V.  
Ground  
VREF  
SSTL_2 reference voltage: (VDDQ / 2) ± 1%.  
4
DOC # 14-02-044 Rev A ECN # 01-1116  
The specifications of this device are subject to change without notice. For latest documentation, see http://www.nanoamp.com