欢迎访问ic37.com |
会员登录 免费注册
发布采购

MU9C1965L-70TCC 参数 Datasheet PDF下载

MU9C1965L-70TCC图片预览
型号: MU9C1965L-70TCC
PDF下载: 下载PDF文件 查看货源
内容描述: [Content Addressable SRAM, 1KX128, 52ns, CMOS, PQFP80]
分类和应用: 局域网双倍数据速率静态存储器内存集成电路
文件页数/大小: 28 页 / 151 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MU9C1965L-70TCC的Datasheet PDF文件第5页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第6页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第7页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第8页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第10页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第11页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第12页浏览型号MU9C1965L-70TCC的Datasheet PDF文件第13页  
MU9C1965A/L LANCAM MP  
OPERATIONAL CHARACTERISTICS Continued  
Cycle Type /E /CM /W I/O Status SPS SPD  
Operation  
Notes  
TCO  
Cmd Write  
L
L
L
IN  
IN  
IN  
IN  
IN  
Load Instruction decoder  
Load Address register  
Load Control register  
1
2
2
2
2
2
9
3
3
4
3
3
3
3
ü
ü
ü
ü
ü
Load Page Address register  
Load Segment Control register  
Load Device Select register  
Deselected  
Read Next Free Address register  
Read Address register  
Read Status Register bits 31–0  
Read Control register  
Read Page Address register  
Read Segment Control register  
Read Device Select register  
Read Current Persistent Source or Destination 3, 10  
Deselected  
Load Comparand register  
Load Mask Register 1  
Load Mask Register 2  
Write Memory Array at address  
Write Memory Array at Next Free address  
Write Memory Array at Highest-Priority match  
Deselected  
IN  
IN  
Cmd Read  
L
L
H
OUT  
OUT  
OUT  
OUT  
OUT  
OUT  
OUT  
OUT  
HIGH-Z  
IN  
ü
ü
ü
ü
ü
ü
ü
9
Data Write  
L
H
L
ü
ü
ü
ü
ü
ü
5, 8  
6, 8  
6, 8  
6, 8  
6, 8  
6, 8  
9
IN  
IN  
IN  
IN  
IN  
IN  
Data Read  
L
H
X
H
X
OUT  
OUT  
OUT  
OUT  
OUT  
HIGH-Z  
ü
ü
ü
ü
ü
Read Comparand register  
Read Mask Register 1  
Read Mask Register 2  
Read Memory Array at address  
Read Memory Array at Highest-Priority match  
Deselected  
5, 8  
7, 8  
7, 8  
7, 8  
7, 8  
9
H
HIGH-Z  
Deselected  
Notes:  
1. Default Command Write cycle destination (does not require a TCO instruction).  
2. To load a value into a register using a TCO instruction takes one Command Write cycle with the “f” bit equal to 1, and  
the value to be loaded into the selected register placed in DQ15–0.  
3. Reading the contents of a register using a TCO instruction takes two cycles. The first cycle is a Command Write of a  
TCO instruction with the “f” bit equal to 0. If the next cycle is a Command Read, the value stored in the selected register  
will be read out on the DQ15–0 lines. Additionally, bits 31–16 of the Status register will be read out on the DQ31–16 lines,  
except in the case of a Page Address read where 0s will be read on DQ31–16 instead.  
4. Default Command Read cycle source (does not require a TCO instruction).  
5. Default persistent source and destination after reset. If other resources were sources or destinations, SPD CR or SPS  
CR restores the Comparand register as the destination or source.  
6. Selected by executing a Select Persistent Destination instruction.  
7. Selected by executing a Select Persistent Source instruction.  
8. Access is performed in one or two 32-bit Read or Write cycles. The Segment Control register is used to control the  
selection of the desired 32-bit segement(s) by establishing the Segment counters’ limits and start values.  
9. Device is deselected if Device Select register setting does not equal Page Address register setting, unless the Device  
Select register is set to FFFFH which allows only write access to the device, except in the case of a match. (Writes to  
the Device Select register are always active.) Device may also be deselected under locked daisy chain conditions as  
shown in Tables 6a and 6b on page 12.  
10. A Command Read cycle after a TCO PS or TCO PD reads back the Instruction decoder bits that were last set to select a  
persistant source or destination. The TCO PS instruction will also read back the Device ID.  
Table 4: Input/Output Operations  
9
Rev. 1a  
 复制成功!