欢迎访问ic37.com |
会员登录 免费注册
发布采购

MU9C24K64M-70B568C 参数 Datasheet PDF下载

MU9C24K64M-70B568C图片预览
型号: MU9C24K64M-70B568C
PDF下载: 下载PDF文件 查看货源
内容描述: MU9C RCP家庭 [MU9C RCP Family]
分类和应用:
文件页数/大小: 35 页 / 1040 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第16页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第17页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第18页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第19页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第21页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第22页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第23页浏览型号MU9C24K64M-70B568C的Datasheet PDF文件第24页  
MU9C RCP Family  
Control State Descriptions  
Control State:  
Mnemonic:  
Binary Op-Code:  
Read Comparand Register  
RDs CR  
0 XXX XXX 000 101  
Control State:  
Mnemonic:  
Binary Op-Code:  
Direct Read at Address  
RDs[aaa]  
aaa  
/W: HIGH /AV: HIGH PA:AA: n/c Scope: S  
Description: Reads bits 31-0 (DSC LOW) or 63-32 (DSC  
HIGH) of the Comparand register to the DQ31-0 bus.  
/W: HIGH /AV: LOW PA:AA: aaa Scope: S  
Description: Reads data from bits 31-0 (DSC LOW) or  
63-32 (DSC HIGH) of the location defined by the address  
value present on the AC bus to the DQ31-0 bus. This  
control state provides direct random access memory reads.  
This control state, along with the Write cycle and HIGH  
segment equivalents are the only ones that use direct  
addressing. It is selected by the /AV line being LOW. All  
other control states have the /AV line HIGH whereby the  
AC bus carries a control code. During the Read cycle, the  
/VB line carries the Validity Bit value of the addressed  
location. This control state is not available in software  
mode.  
Control State:  
Mnemonic:  
Write Mask Register  
WRs MRnnn  
Binary Op-Code:  
XXX nnn 001 001  
/W: LOW /AV: HIGH PA:AA: n/c Scope: AS  
Description: Writes data from the DQ31-0 bus to bits  
31-0 (DSC LOW) or 63-32 (DSC HIGH) of Mask register  
nnn. If nnn=000 then no data is written.  
Control State:  
Mnemonic:  
Read Mask Register  
RDs MRnnn  
Binary Op-Code:  
XXX nnn 001 001  
Control State:  
Mnemonic:  
Binary Op-Code:  
Indirect Write at Address  
WRs[AR]{MRnnn}  
XXX nnn 000 000  
/W: HIGH /AV: HIGH PA:AA: n/c Scope: S  
Description: Reads bits 31-0 (DSC LOW) or 63-32 (DSC  
HIGH) of Mask register nnn to the DQ31-0 bus. If  
nnn=000 then the output is undefined.  
/W: LOW /AV: HIGH PA:AA: aaa Scope: AS  
Description: Writes data from the DQ31-0 bus to bits  
31-0 (DSC LOW) or 63-32 (DSC HIGH) of the location  
defined by the contents of the Address register. The  
validity of the location is set by the state of the /VB input,  
/VB = LOW: Valid, /VB = HIGH: Empty. The write is  
masked by bits 31-0 (DSC LOW) or 63-32 (DSC HIGH)  
of the contents of Mask Register nnn. When nnn=000 no  
mask is used; when masking is selected, only bits in the  
addressed location that correspond to LOW values in the  
selected mask register are updated. This control state  
provides indirect random access memory writes.  
MEMORY READ/WRITE  
Control State:  
Mnemonic:  
Binary Op-Code:  
Direct Write at Address  
WRs[aaa]  
aaa  
/W: LOW /AV: LOW PA:AA: aaa Scope: AS  
Description: Writes data from the DQ31-0 bus to bits  
31-0 (DSC LOW) or 63-32 (DSC HIGH) of the location  
defined by the address value present on the AC bus. The  
write can be masked optionally by bits 31-0 (DSC LOW)  
or 63-32 (DSC HIGH) of the mask register selected  
through the Configuration register; when masking is  
selected, only bits in the addressed location that  
correspond to LOW values in the selected mask register  
are updated. The validity of the location is set by the state  
of the /VB input, /VB=LOW: Valid, /VB = HIGH: Empty.  
This control state provides direct random access memory  
writes. This control state, along with the Read cycle and  
HIGH segment equivalents are the only ones that use  
direct addressing. It is selected by the /AV line being  
LOW. All other control states have the /AV line HIGH  
whereby the AC bus carries a control code. This control  
state is not available in software mode.  
Control State:  
Mnemonic:  
Indirect Read at Address  
RDs[AR]  
Binary Op-Code:  
XXX nnn 000 000  
/W: HIGH /AV: HIGH PA:AA: aaa Scope: S  
Description: Reads data from bits 31-0 (DSC LOW) or  
63-32 (DSC HIGH) of the location defined by the contents  
of the Address register to the DQ31-0 bus. This control  
state provides indirect random access memory reads.  
During the Read cycle, the /VB line carries the Validity Bit  
value of the addressed location.  
20  
Rev. 8.04  
 复制成功!