欢迎访问ic37.com |
会员登录 免费注册
发布采购

MU9C4485A-12TCC 参数 Datasheet PDF下载

MU9C4485A-12TCC图片预览
型号: MU9C4485A-12TCC
PDF下载: 下载PDF文件 查看货源
内容描述: WidePort LANCAM㈢家庭 [WidePort LANCAM㈢ Family]
分类和应用: 局域网
文件页数/大小: 28 页 / 161 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MU9C4485A-12TCC的Datasheet PDF文件第1页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第2页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第3页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第4页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第6页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第7页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第8页浏览型号MU9C4485A-12TCC的Datasheet PDF文件第9页  
WidePort LANCAM® Family  
FUNCTIONAL DESCRIPTION Continued  
Each entry has two validity bits (known as Skip bit and  
Empty bit) associated with it to define its particular type:  
empty, valid, skip, or RAM. When data is written to the  
active Comparand register, and the active Segment  
Control register reaches its terminal count, the contents  
of the Comparand register are automatically compared  
with the CAM portion of all the valid entries in the  
memory array. For added versatility, the Comparand  
register can be barrel-shifted right or left one bit at a  
time. A Compare instruction can then be used to force  
another compare between the Comparand register and  
the CAM portion of memory entries of any one of the  
four validity types. After a Read or Move from Memory  
operation, the validity bits of the location read or moved  
will be copied into the Status register, where they can be  
read from the Status register using Command Read cycles.  
auto-decrementing the Address register, and select  
Standard (compatible with the MU9C1485) or Enhanced  
mode. The active Segment Control register contains  
separate counters to control the writing of 32-bit data  
segments to the selected persistent destination, and to  
control the reading of 32-bit data segments from the  
selected persistent source.  
There are two active mask registers at any one time,  
which can be selected to mask comparisons or data  
writes. Mask Register 1 has both a foreground and  
background mode to support rapid context switching.  
Mask Register 2 does not have this mode, but can be  
shifted left or right one bit at a time. For masking  
comparisons, data stored in the active selected mask  
register determines which bits of the comparand are  
compared against the valid contents of the memory. If a  
bit is set HIGH in the mask register, the same bit position  
in the Comparand register becomes a “don’t care” for  
the purpose of the comparison with all the memory  
locations. During a Data Write cycle or a MOV instruction,  
data in the specified active mask register can also  
determine which bits in the destination will be updated.  
If a bit is HIGH in the mask register, the corresponding  
bit of the destination is unchanged.  
Data can be moved from one of the data registers (CR,  
MR1, or MR2) to a memory location that is based on the  
results of the last comparison (Highest-Priority Match  
or Next Free), or to an absolute address, or to the location  
pointed to by the active Address register. Data can also  
be written directly to the memory from the DQ bus using  
any of the above addressing modes. The Address  
register may be directly loaded and may be set to  
increment or decrement, allowing DMA-type reading or  
writing from memory.  
The match line associated with each memory address is  
fed into a priority encoder where multiple responses are  
resolved, and the address of the highest-priority  
responder (the lowest numerical match address) is  
generated. In the LAN bridge application, a multiple  
response might indicate an error. In other applications  
the existence of multiple responders may be valid.  
Two sets of configuration registers (Control, Segment  
Control, Address, Mask Register 1, and Persistent Source  
and Destination) are provided to permit rapid context  
switching between foreground and background  
activities. Writes, reads, moves, and compares are  
controlled by the currently active set of configuration  
registers. The foreground set would typically be pre-  
loaded with values useful for comparing input data, often  
called filtering, while the background set would be pre-  
loaded with values useful for housekeeping activities  
such as purging old entries. Moving from the foreground  
task of filtering to the background task of purging can  
be done by issuing a single instruction to change the  
current set of configuration registers. The match  
condition of the device is reset whenever the active  
register set is changed.  
Four input control signals and commands loaded into an  
instruction decoder control the WidePort LANCAM. Two  
of the four input control signals determine the cycle type.  
The control signals tell the device whether the data on the  
I/O bus represents data or a command, and is input or output.  
Commands are decoded by instruction logic and control  
moves, forced compares, validity bit manipulations, and the  
data path within the device. Registers (Control, Segment  
Control, Address, Next Free Address, etc.) are accessed using  
Temporary Command Override instructions. The data path  
from the DQ bus to/from data resources (comparand, masks,  
and memory) within the device are set until changed by Select  
Persistent Source and Destination instructions.  
The active Control register determines the operating  
conditions within the device. Conditions set by this  
register’s contents are reset, enable or disable Match  
flag, enable or disable Full flag, default data translation,  
CAM/RAM partitioning, disable or select masking  
conditions, disable or select auto-incrementing or  
After a Compare cycle (caused by either a data write to the  
Comparand or mask registers, a write to the Control register,  
or a forced compare), the Status register contains the  
5
Rev. 2  
 复制成功!