欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADS-929 参数 Datasheet PDF下载

ADS-929图片预览
型号: ADS-929
PDF下载: 下载PDF文件 查看货源
内容描述: 14位,为2MHz ,低功耗采样A / D转换器 [14-Bit, 2MHz, Low-Power Sampling A/D Converters]
分类和应用: 转换器
文件页数/大小: 8 页 / 192 K
品牌: MURATA-PS [ MURATA POWER SOLUTIONS INC. ]
 浏览型号ADS-929的Datasheet PDF文件第1页浏览型号ADS-929的Datasheet PDF文件第2页浏览型号ADS-929的Datasheet PDF文件第4页浏览型号ADS-929的Datasheet PDF文件第5页浏览型号ADS-929的Datasheet PDF文件第6页浏览型号ADS-929的Datasheet PDF文件第7页浏览型号ADS-929的Datasheet PDF文件第8页  
®
®
ADS-929
+25°C
ANALOG OUTPUT
Internal Reference
Voltage
Drift
External Current
DIGITAL OUTPUTS
Logic Levels
Logic "1"
Logic "0"
Logic Loading "1"
Logic Loading "0"
Delay, Falling Edge of EOC
to Output Data Valid
Output Coding
POWER REQUIREMENTS, ±15V
Power Supply Ranges
+15V Supply
–15V Supply
+5V Supply
Power Supply Currents
+15V Supply
–15V Supply
+5V Supply
Power Dissipation
Power Supply Rejection
POWER REQUIREMENTS, ±12V
Power Supply Ranges
+12V Supply
–12V Supply
+5V Supply
Power Supply Currents
+12V Supply
–12V Supply
+5V Supply
Power Dissipation
Power Supply Rejection
+11.5
–11.5
+4.75
+12.0
–12.0
+5.0
+45
–43
+80
1.4
+12.5
–12.5
+5.25
+55
–50
+90
1.6
±0.01
+11.5
–11.5
+4.75
+12.0
–12.0
+5.0
+45
–43
+80
1.4
+12.5
–12.5
+5.25
+55
–50
+90
1.6
±0.01
+11.5
–11.5
+4.75
+12.0
–12.0
+5.0
+45
–43
+80
1.4
+12.5
–12.5
+5.25
+55
–50
+90
1.6
±0.01
Volts
Volts
Volts
mA
mA
mA
Watts
%FSR/%V
+14.5
–14.5
+4.75
+15.0
–15.0
+5.0
+45
–43
+80
1.7
+15.5
–15.5
+5.25
+55
–50
+90
1.9
±0.01
+14.5
–14.5
+4.75
+15.0
–15.0
+5.0
+45
–43
+80
1.7
+15.5
–15.5
+5.25
+55
–50
+90
1.9
±0.01
+14.5
–14.5
+4.75
+15.0
–15.0
+5.0
+45
–43
+80
1.7
+15.5
–15.5
+5.25
+55
–50
+90
1.9
±0.01
Volts
Volts
Volts
mA
mA
mA
Watts
%FSR/%V
+2.4
+0.4
–4
+4
35
+2.4
+0.4
–4
+4
35
Offset Binary
+2.4
+0.4
–4
+4
35
Volts
Volts
mA
mA
ns
MIN.
+9.95
TYP.
+10.0
±5
MAX.
+10.05
1.5
MIN.
+9.95
0 to +70°C
TYP.
+10.0
±5
MAX.
+10.05
1.5
MIN.
+9.95
–55 to +125°C
TYP.
+10.0
±5
MAX.
+10.05
1.5
UNITS
Volts
ppm/°C
mA
Footnotes:
Œ
All power supplies must be on before applying a start convert pulse. All supplies
and the clock (START CONVERT) must be present during warmup periods. The
device must be continuously converting during this time. There is a slight
degradation in performance when using ±12V supplies.

See Ordering Information for 0 to +10V input range. Contact DATEL for availability
of other input voltage ranges.
Ž
A 2MHz clock with a 200ns wide start convert pulse is used for all production
testing. See Timing Diagram for more details.

Effective bits is equal to:
(SNR + Distortion) – 1.76 +
20 log
6.02
Full Scale Amplitude
Actual Input Amplitude

This is the time required before the A/D output data is valid after the analog input
is back within the specified range.
TECHNICAL NOTES
1. Obtaining fully specified performance from the ADS-929
requires careful attention to pc-card layout and power
supply decoupling. The device's analog and digital ground
systems are connected to each other internally. For
optimal performance, tie all ground pins (14, 19 and 23)
directly to a large
analog
ground plane beneath the
package.
Bypass all power supplies, as well as the REFERENCE
OUTPUT (pin 21), to ground with 4.7µF tantalum capaci-
tors in parallel with 0.1µF ceramic capacitors. Locate the
bypass capacitors as close to the unit as possible. If the
user-installed offset and gain adjusting circuit shown in
Figure 2 is used, also locate it as close to the ADS-929 as
possible.
2. The ADS-929 achieves its specified accuracies without the
need for external calibration. If required, the device's small
initial offset and gain errors can be reduced to zero using
the input circuit of Figure 2. When using this circuit, or any
similar offset and gain-calibration hardware, make adjust-
ments following warmup. To avoid interaction, always adjust
offset before gain.
3. When operating the ADS-929 from ±12V supplies, do not
drive external circuitry with the REFERENCE OUTPUT. The
reference's accuracy and drift specifications may not be
met, and loading the circuit may cause accuracy errors
within the converter.
4. Applying a start convert pulse while a conversion is in
progress (EOC = logic "1") initiates a new and inaccurate
conversion cycle. Data for the interrupted and subsequent
conversions will be invalid.
3