欢迎访问ic37.com |
会员登录 免费注册
发布采购

V54C3128404VBGA 参数 Datasheet PDF下载

V54C3128404VBGA图片预览
型号: V54C3128404VBGA
PDF下载: 下载PDF文件 查看货源
内容描述: 的128Mbit SDRAM 3.3伏, BGA封装 [128Mbit SDRAM 3.3 VOLT, BGA PACKAGE]
分类和应用: 动态存储器
文件页数/大小: 45 页 / 830 K
品牌: MOSEL [ MOSEL VITELIC, CORP ]
 浏览型号V54C3128404VBGA的Datasheet PDF文件第6页浏览型号V54C3128404VBGA的Datasheet PDF文件第7页浏览型号V54C3128404VBGA的Datasheet PDF文件第8页浏览型号V54C3128404VBGA的Datasheet PDF文件第9页浏览型号V54C3128404VBGA的Datasheet PDF文件第11页浏览型号V54C3128404VBGA的Datasheet PDF文件第12页浏览型号V54C3128404VBGA的Datasheet PDF文件第13页浏览型号V54C3128404VBGA的Datasheet PDF文件第14页  
V54C3128(16/80/40)4V(BGA)  
Burst Length and Sequence:  
Burst Starting Address Sequential Burst Addressing  
Interleave Burst Addressing  
Length  
(A2 A1 A0)  
(decimal)  
(decimal)  
2
xx0  
xx1  
0, 1  
1, 0  
0, 1  
1, 0  
4
8
x00  
x01  
x10  
x11  
0, 1, 2, 3  
1, 2, 3, 0  
2, 3, 0, 1  
3, 0, 1, 2  
0, 1, 2, 3  
1, 0, 3, 2  
2, 3, 0, 1  
3, 2, 1, 0  
000  
001  
010  
011  
100  
101  
110  
111  
0
1
2
3
4
5
6
7
1
2
3
4
5
6
7
0
2
3
4
5
6
7
0
1
3
4
5
6
7
0
1
2
4
5
6
7
0
1
2
3
5
6
7
0
1
2
3
4
6
7
0
1
2
3
4
5
7
0
1
2
3
4
5
6
0
1
2
3
4
5
6
7
1
0
3
2
5
4
7
6
2
3
0
1
6
7
4
5
3
2
1
0
7
6
5
4
4
5
6
7
0
1
2
3
5
4
7
6
1
0
3
2
6
7
4
5
2
3
0
1
7
6
5
4
3
2
1
0
a data mask function for writes. When DQM is acti-  
vated, the write operation at the next clock is prohib-  
Refresh Mode  
SDRAM has two refresh modes, Auto Refresh  
and Self Refresh. Auto Refresh is similar to the CAS  
-before-RAS refresh of conventional DRAMs. All of  
banks must be precharged before applying any re-  
fresh mode. An on-chip address counter increments  
the word and the bank addresses and no bank infor-  
mation is required for both refresh modes.  
The chip enters the Auto Refresh mode, when  
RAS and CAS are held low and CKE and WE are  
held high at a clock timing. The mode restores word  
line after the refresh and no external precharge  
command is necessary. A minimum tRC time is re-  
quired between two automatic refreshes in a burst  
refresh mode. The same rule applies to any access  
command after the automatic refresh operation.  
The chip has an on-chip timer and the Self Re-  
fresh mode is available. It enters the mode when  
RAS, CAS, and CKE are low and WE is high at a  
clock timing. All of external control signals including  
the clock are disabled. Returning CKE to high en-  
ables the clock and initiates the refresh exit opera-  
ited (DQM Write Mask Latency t  
= zero clocks).  
DQW  
Power Down  
In order to reduce standby power consumption, a  
power down mode is available. All banks must be  
precharged and the necessary Precharge delay  
(trp) must occur before the SDRAM can enter the  
Power Down mode. Once the Power Down mode is  
initiated by holding CKE low, all of the receiver cir-  
cuits except CLK and CKE are gated off. The Power  
Down mode does not perform any refresh opera-  
tions, therefore the device cant remain in Power  
Down mode longer than the Refresh period (tref) of  
the device. Exit from this mode is performed by tak-  
ing CKE high. One clock delay is required for  
mode entry and exit.  
Auto Precharge  
Two methods are available to precharge  
SDRAMs. In an automatic precharge mode, the  
CAS timing accepts one extra address, CA10, to  
determine whether the chip restores or not after the  
operation. If CA10 is high when a Read Command  
is issued, the Read with Auto-Precharge function  
is initiated. The SDRAM automatically enters the  
precharge operation one clock before the last data  
out for CAS latencies 2, two clocks for CAS laten-  
cies 3 and three clocks for CAS latencies 4. If CA10  
is high when a Write Command is issued, the Write  
tion. After the exit command, at least one t delay  
is required prior to any access command.  
RC  
DQM Function  
DQM has two functions for data I/O read and  
write operations. During reads, when it turns to  
highat a clock timing, data outputs are disabled  
and become high impedance after two clock delay  
(DQM Data Disable Latency t  
). It also provides  
DQZ  
V54C3128(16/80/40)4V(BGA) Rev. 1.2 September 2001  
10