欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT9076 参数 Datasheet PDF下载

MT9076图片预览
型号: MT9076
PDF下载: 下载PDF文件 查看货源
内容描述: T1 / E1 / J1 3.3V单芯片收发器 [T1/E1/J1 3.3V Single Chip Transceiver]
分类和应用:
文件页数/大小: 160 页 / 413 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT9076的Datasheet PDF文件第1页浏览型号MT9076的Datasheet PDF文件第2页浏览型号MT9076的Datasheet PDF文件第4页浏览型号MT9076的Datasheet PDF文件第5页浏览型号MT9076的Datasheet PDF文件第6页浏览型号MT9076的Datasheet PDF文件第7页浏览型号MT9076的Datasheet PDF文件第8页浏览型号MT9076的Datasheet PDF文件第9页  
Preliminary Information  
MT9076  
Pin Description  
Pin #  
Name  
Description  
PLCC LQFP  
1
51  
OSC1 Oscillator (3V Input). This pin is either connected via a 20.000 MHz crystal to OSC2  
where a crystal is used, or is directly driven when a 20.000 MHz. oscillator is employed.  
2
52  
OSC2 Oscillator (3V Output). Connect a 20.0 MHz crystal between OSC1 and OSC2. Not  
suitable for driving other devices.  
3
4
5
53  
54  
55  
V
Negative Power Supply . Digital ground.  
SS4  
V
Positive Power Supply . Digital supply (+3.3V ± 5%).  
DD4  
CSTo  
Control ST-BUS (5V tolerant Output). CSTo carries serial streams for CAS and CCS  
respectively a 2.048 Mbit/s ST-BUS status stream which contains the 30 receive  
signaling nibbles (ABCDZZZZ or ZZZZABCD). The most significant nibbles of each ST-  
BUS time slot are valid and the least significant nibbles of each ST-BUS time slot are  
tristated when control bit MSN (page 01H, address 1AH, bit 1) is set to 1. If MSN=0, the  
position of the valid and tristated nibbles are reversed.  
6
56  
CSTi  
Control ST-BUS (5V tolerant Input). CSTi carries serial streams for CAS and CCS  
respectively a 2.048 Mbit/s ST-BUS control stream which contains the 30 transmit  
signaling nibbles (ABCDXXXX or XXXXABCD) when RPSIG=0. When RPSIG=1 this  
pin has no function. The most significant nibbles of each ST-BUS time slot are valid and  
the least significant nibbles of each ST-BUS time slot are ignored when control bit MSN  
(page 01H, address 1AH, bit 1) is set to 1. If MSN=0, the position of the valid and  
ignored nibbles is reversed.  
7
8
57  
58  
DSTo  
DSTi  
Data ST-BUS (5V tolerant Output). A 2.048 Mbit/s serial stream which contains the  
24/30 PCM(T1/E1) or data channels received on the PCM 24/30 (T1/E1) line.  
Data ST-BUS (5V tolerant Input). A 2.048 Mbit/s serial stream which contains the  
24/30 (T1/E1) PCM or data channels to be transmitted on the PCM 24/30 (T1/E1)  
line.  
9
59  
DS/RD Data/Read Strobe (5V tolerant Input).  
In Motorola mode (DS), this input is the active low data strobe of the processor  
interface. In Intel mode (RD), this input is the active low read strobe of the processor  
interface.  
10  
11  
63  
64  
CS  
Chip Select (5V tolerant Input). This active low input enables the non-multiplexed  
parallel microprocessor interface of the MT9076. When CS is set to high, the  
microprocessor interface is idle and all bus I/O pins will be in a high impedance state.  
RESET RESET (5V tolerant Input). This active low input puts the MT9076 in a reset condition.  
RESET should be set to high for normal operation. The MT9076 should be reset after  
power-up. The RESET pin must be held low for a minimum of 1µsec. to reset the device  
properly.  
12  
65  
IRQ  
Interrupt Request (5V tolerant Output). A low on this output pin indicates that an  
interrupt request is presented. IRQ is an open drain output that should be connected to  
VDD through a pull-up resistor. An active low CS signal is not required for this pin to  
function.  
13 - 66-69 D0 - D3 Data 0 to Data 3 (5V tolerant Three-state I/O). These signals combined with D4-D7  
16  
form the bidirectional data bus of the parallel processor interface (D0 is the least  
significant bit).  
17  
18  
70  
71  
VSS5 Negative Power Supply. Digital ground.  
IC4  
Internal Connection (3V Input). Tie to V (Ground) for normal operation.  
SS  
3
 复制成功!