欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT89L86AP 参数 Datasheet PDF下载

MT89L86AP图片预览
型号: MT89L86AP
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS ST- BUS⑩系列多速率数字开关 [CMOS ST-BUS⑩ FAMILY Multiple Rate Digital Switch]
分类和应用: 开关PC
文件页数/大小: 40 页 / 175 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT89L86AP的Datasheet PDF文件第9页浏览型号MT89L86AP的Datasheet PDF文件第10页浏览型号MT89L86AP的Datasheet PDF文件第11页浏览型号MT89L86AP的Datasheet PDF文件第12页浏览型号MT89L86AP的Datasheet PDF文件第14页浏览型号MT89L86AP的Datasheet PDF文件第15页浏览型号MT89L86AP的Datasheet PDF文件第16页浏览型号MT89L86AP的Datasheet PDF文件第17页  
Advance Information  
MT89L86  
Control Register - Read/Write  
7
6
5
4
3
2
1
0
SM  
ME  
STA3  
MS1  
MS0  
STA2  
STA1  
STA0  
Bit  
Name  
Description  
7
SM  
Split Memory. When 1, all subsequent reads are from the Data Memory and writes are to  
the Connection Memory Low, except when the Control Register is accessed again. When  
0, the Memory Select bits specify the memory for subsequent operations. In either case,  
the Stream Address Bits select the subsection of the memory which is made available.  
6
5
ME  
Message Enable. When 1, the contents of the Connection Memory Low are output on the  
Serial Output streams except when in High Impedance as set by the ODE input. When 0,  
the Connection Memory bits for each channel determine the output of the serial streams.  
STA3  
MS1-0  
Stream Address Bit 3. When the 16 x 8 switching configuration is selected, this pin is  
used with STA2-0 to select one of the 16 input data streams whenever the Data Memory is  
to be read. The programming of this bit has no effect in other switching configurations.  
4-3  
Memory Select Bits. The memory select bits operate as follows:  
0-0 - Not to be used  
0-1 - Data Memory (read only from the CPU)  
1-0 - Connection Memory Low  
1-1 - Connection Memory High  
2-0  
STA2-0  
The number expressed in binary notation on these bits refers to the input or output ST-BUS  
stream which corresponds to the subsection of memory made accessible for subsequent  
operations.  
The use of these bits depends on the switching configuration as well as the device’s main  
operation defined by the DMO bit of the Interface Mode Selection register. Tables 6 and 7  
show the utilization of these bits according to the device’s main operation.  
Figure 3 - Control Register Description  
13  
 复制成功!