欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT8941BP 参数 Datasheet PDF下载

MT8941BP图片预览
型号: MT8941BP
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS ST- BUS⑩家庭高级T1 / CEPT数字中继锁相环 [CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL]
分类和应用:
文件页数/大小: 22 页 / 133 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT8941BP的Datasheet PDF文件第2页浏览型号MT8941BP的Datasheet PDF文件第3页浏览型号MT8941BP的Datasheet PDF文件第4页浏览型号MT8941BP的Datasheet PDF文件第5页浏览型号MT8941BP的Datasheet PDF文件第7页浏览型号MT8941BP的Datasheet PDF文件第8页浏览型号MT8941BP的Datasheet PDF文件第9页浏览型号MT8941BP的Datasheet PDF文件第10页  
MT8941B
CMOS
10) and DPLL #2 locks to the falling edge to provide
the CEPT and ST-BUS compatible timing signals.
This is in contrast to the Normal mode where these
timing signals are synchronized with the falling edge
of the 8 kHz signal on C8Kb.
Minor modes of DPLL #2
The minor modes for DPLL #2 depends upon the
status of the mode select bits MS2 and MS3 (pins 7
and 17).
The operation of DPLL #2 in SINGLE CLOCK-1
mode is identical to SINGLE CLOCK-2 mode,
providing the CEPT and ST-BUS compatible timing
signals synchro-nized to the internal 8 kHz signal
obtained from DPLL#1 in DIVIDE mode. When
SINGLE CLOCK-1 mode is selected for DPLL #2, it
automatically selects the DIVIDE-1 mode for DPLL
#1, and thus, an external 1.544 MHz clock signal
applied at CVb (pin 21) is divided by DPLL #1 to
generate the internal signal at 8 kHz on to which
DPLL #2 locks. Similarly when SINGLE CLOCK-2
mode is selected, DPLL #1 is in DIVIDE-2 mode,
with an external signal of 2.048 MHz providing the
internal 8 kHz signal to DPLL #2. In both these
modes, this internal signal is available on C8Kb (pin
Mode
#
M
S
0
M
S
1
M
S
2
M
S
3
Operating Modes
DPLL #1
NORMAL MODE:
Provides the T1 (1.544 MHz) clock
synchronized to the falling edge of the input
frame pulse (F0i).
NORMAL MODE
NORMAL MODE
NORMAL MODE
DPLL #2
Properly phase related External 4.096 MHz
clock and 8 kHz frame pulse provide the ST-
BUS clock at 2.048 MHz.
NORMAL MODE:
F0b is an input but has no function in this mode.
External 4.096 MHz provides the ST-BUS clock
and Frame Pulse at 2.048 MHz and 8 kHz,
respectively.
NORMAL MODE:
Provides the CEPT/ST-BUS compatible timing
signals locked to the 8 kHz input signal (C8Kb).
Same as mode ‘0’.
SINGLE CLOCK-1 MODE
F0b is an input but has no function in this mode.
Same as mode 2.
SINGLE CLOCK-1 MODE:
Provides the CEPT/ST-BUS compatible timing
signals locked to the 8 kHz internal signal
provided by DPLL #1.
Same as mode ‘0’.
F0b is an input and DPLL #2 locks on to
it only if it is at 16 kHz to provide the ST-BUS
control signals.
Same as mode 2.
FREE-RUN MODE:
Provides the ST-BUS timing signals with no
external inputs except the master clock.
Same as mode ‘0’.
SINGLE CLOCK-2 MODE:
F0b is an input but has no function in this mode.
Same as mode 2.
SINGLE CLOCK-2 MODE:
Provides the CEPT/ST-BUS compatible timing
signals locked to the 8 kHz internal signal
provided by DPLL #1.
0
0
0
0
0
1
0
0
0
1
2
0
0
1
0
3
4
5
6
0
0
0
0
0
1
1
1
1
0
0
1
1
0
1
0
DIVIDE-1 MODE
DIVIDE-1 MODE
DIVIDE-1 MODE
DIVIDE-1 MODE:
Divides the CVb input by 193. The divided
output is connected to DPLL #2.
NORMAL MODE
NORMAL MODE
7
8
9
10
0
1
1
1
1
0
0
0
1
0
0
1
1
0
1
0
NORMAL MODE
NORMAL MODE
11
12
13
14
1
1
1
1
0
1
1
1
1
0
0
1
1
0
1
0
DIVIDE-2 MODE
DIVIDE-2 MODE
DIVIDE-2 MODE
DIVIDE-2 MODE:
Divides the CVb input by 256. The divided
output is connected to DPLL#2.
15
1
1
1
1
Table 4. Summary of Modes of Operation - DPLL #1 and #2
6