欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT8889CN 参数 Datasheet PDF下载

MT8889CN图片预览
型号: MT8889CN
PDF下载: 下载PDF文件 查看货源
内容描述: 综合DTMFTransceiver自适应微型接口 [Integrated DTMFTransceiver with Adaptive Micro Interface]
分类和应用: 电信集成电路光电二极管
文件页数/大小: 18 页 / 359 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT8889CN的Datasheet PDF文件第6页浏览型号MT8889CN的Datasheet PDF文件第7页浏览型号MT8889CN的Datasheet PDF文件第8页浏览型号MT8889CN的Datasheet PDF文件第9页浏览型号MT8889CN的Datasheet PDF文件第11页浏览型号MT8889CN的Datasheet PDF文件第12页浏览型号MT8889CN的Datasheet PDF文件第13页浏览型号MT8889CN的Datasheet PDF文件第14页  
MT8889C/MT8889C-1  
BIT  
NAME  
DESCRIPTION  
b0  
TOUT  
Tone Output Control. A logic high enables the tone output; a logic low turns the tone output  
off. This bit controls all transmit tone functions.  
b1  
CP/DTMF Call Progress or DTMF Mode Select. A logic high enables the receive call progress mode;  
a logic low enables DTMF mode. In DTMF mode the device is capable of receiving and  
transmitting DTMF signals. In CP mode a retangular wave representation of the received  
tone signal will be present on the IRQ/CP output pin if IRQ has been enabled (control  
register A, b2=1). In order to be detected, CP signals must be within the bandwidth  
specified in the AC Electrical Characteristics for Call Progress.  
Note: DTMF signals cannot be detected when CP mode is selected.  
b2  
b3  
IRQ  
Interrupt Enable. A logic high enables the interrupt function; a logic low de-activates the  
interrupt function. When IRQ is enabled and DTMF mode is selected (control register A,  
b1=0), the IRQ/CP output pin will go low when either 1) a valid DTMF signal has been  
received for a valid guard time duration, or 2) the transmitter is ready for more data (burst  
mode only).  
RSEL  
Register Select. A logic high selects control register B for the next write cycle to the  
control register address. After writing to control register B, the following control register  
write cycle will be directed to control register A.  
Table 6. Control Register A Description  
BIT  
NAME  
DESCRIPTION  
b0  
BURST  
Burst Mode Select. A logic high de-activates burst mode; a logic low enables burst mode.  
When activated, the digital code representing a DTMF signal (see Table 1) can be written  
to the transmit register, which will result in a transmit DTMF tone burst and pause of equal  
durations (typically 51 msec). Following the pause, the status register will be updated (b1 -  
Transmit Data Register Empty), and an interrupt will occur if the interrupt mode has been  
enabled.  
When CP mode (control register A, b1) is enabled the normal tone burst and pause  
durations are extended from a typical duration of 51 msec to 102 msec.  
When BURST is high (de-activated) the transmit tone burst duration is determined by the  
TOUT bit (control register A, b0).  
b1  
b2  
b3  
TEST  
S/D  
Test Mode Control. A logic high enables the test mode; a logic low de-activates the test  
mode. When TEST is enabled and DTMF mode is selected (control register A, b1=0), the  
signal present on the IRQ/CP pin will be analogous to the state of the DELAYED  
STEERING bit of the status register (see Figure 7, signal b3).  
Single or Dual Tone Generation. A logic high selects the single tone output; a logic low  
selects the dual tone (DTMF) output. The single tone generation function requires further  
selection of either the row or column tones (low or high group) through the C/R bit (control  
register B, b3).  
C/R  
Column or Row Tone Select. A logic high selects a column tone output; a logic low selects  
a row tone output. This function is used in conjunction with the S/D bit (control register B,  
b2).  
Table 7. Control Register B Description  
4-116