欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS29F010DCG-60/Q 参数 Datasheet PDF下载

AS29F010DCG-60/Q图片预览
型号: AS29F010DCG-60/Q
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 128KX8, 60ns, PDSO32, FP-32]
分类和应用: 光电二极管内存集成电路
文件页数/大小: 26 页 / 865 K
品牌: MICROSS [ MICROSS COMPONENTS ]
 浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第3页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第4页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第5页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第6页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第8页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第9页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第10页浏览型号AS29F010DCG-60/Q的Datasheet PDF文件第11页  
FLASH  
AS29F010  
Chip erase is a six-bus-cycle operation. The chip erase  
command sequence is initiated by writing two unlock cycles,  
followed by a set-up command. Two additional unlock write  
cycles are then followed by the chip erase command, which  
in turn invokes the Embedded Erase algorithm. The device  
does not require the system to preprogram prior to erase. The  
Embedded Erase algorithm automatically preprograms and  
veries the entire memory for an all zero data pattern prior  
to electrical erase. The system is not required to provide any  
controls or timings during these operations. The Command  
Denitions table shows the address and data requirements for  
the chip erase command sequence.  
Autoselect Command Sequence  
The autoselect command sequence allows the host  
system to access the manufacturer and devices codes, and  
determine whether or not a sector is protected. The Command  
Denitions table shows the address and data requirements. This  
method is an alternative to that shown in the Autoselect Codes  
(High Voltage Method) table, which is intended for PROM  
programmers and requires VID on address bit A9.  
The auto select command sequence is initiated by writing  
two unlock cycles, followed by the autoselect command. The  
device then enters the autoselect mode, and the system may read  
at any address any number of times, without initiating another  
command sequence.  
Any commands written to the chip during the Embedded  
Erase algorithm are ignored.  
The system can determine the status of the erase  
op-  
Aread cycle at address XX00h or retrieves the  
manu-  
eration by using DQ7 or DQ6. See “Write Operation Status”  
for information on these status bits. When the Embedded Erase  
algorithm is complete, the device returns to reading array data  
and addresses are no longer latched.  
Figure 2 illustrates the algorithm for the erase op-  
eration. See the Erase/Program Operations tables in “AC  
Characteristics” for parameters, and the Chip /Sector Erase  
facturer code. Aread cycle at address XX01h returns the device  
code. A read cycle containing a sector address (SA) and the  
address 02h in returns 01h if that sector is protected, or 00h if  
it is unprotected. Refer to the Sector Address tables for valid  
sector addresses.  
The system must write the reset command to exit the au-  
toselect mode and return to reading array data.  
FIGURE 1: PROGRAM OPERATION  
Byte Program Command Sequence  
Programming is a four-bus-cycle operation. The pro-  
gram command sequence is initiated by writing two unlock  
write cycles, followed by the program set-up command. The  
program address and data are written next, which in turn initiate  
the Embedded Program algorithm. The system is not required  
to provide further controls or timings. The device  
au-  
tomatically provides internally generated program pulses and  
verify the programmed cell margin. The Command Denitions  
take shows the address and data requirements for the byte pro-  
gram command sequence.  
When the Embedded Program algorithm is complete, the  
device then returns to reading array data and addresses are no  
longer latched. The system can determine the status of the  
program operation by using DQ7 or DQ6. See “Write Opera-  
tion Status” for information on these status bits.  
Any commands written to the device during the  
bedded Program Algorithm are ignored.  
Em-  
Programming is allowed in any sequence and across sec-  
tor boundaries. A bit cannot be programmed from a “0” back  
to a “1”. Attempting to do so may halt the operation and set  
DQ5 to “1”, or cause the Data\ Polling algorithm to indicate  
the operation was successful. However, a succeeding read  
will show that the data is still “0”. Only erase operations can  
convert a “0” to a “1”.  
NOTE: See the appropriate Command Denitions table for program com-  
mand sequence.  
Chip Erase Command Sequence  
AS29F010  
Micross Components reserves the right to change products or specications without notice.  
Rev. 2.6 11/10  
7