欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS29F010F-150/Q 参数 Datasheet PDF下载

AS29F010F-150/Q图片预览
型号: AS29F010F-150/Q
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 128KX8, 150ns, PDFP32, FP-32]
分类和应用: 光电二极管内存集成电路
文件页数/大小: 26 页 / 865 K
品牌: MICROSS [ MICROSS COMPONENTS ]
 浏览型号AS29F010F-150/Q的Datasheet PDF文件第1页浏览型号AS29F010F-150/Q的Datasheet PDF文件第2页浏览型号AS29F010F-150/Q的Datasheet PDF文件第3页浏览型号AS29F010F-150/Q的Datasheet PDF文件第5页浏览型号AS29F010F-150/Q的Datasheet PDF文件第6页浏览型号AS29F010F-150/Q的Datasheet PDF文件第7页浏览型号AS29F010F-150/Q的Datasheet PDF文件第8页浏览型号AS29F010F-150/Q的Datasheet PDF文件第9页  
FLASH  
AS29F010  
Writing Commands/Command Sequences  
DEVICE BUS OPERATIONS  
To write a command or command sequence (which includes  
programming data to the device and erasing sectors of memory),  
This section describes the requirements and use of the  
device bus operations, which are initiated through the inter-  
nal command register. The command register itself does not  
occupy any addressable memory location. The register is  
composed of latches that store the commands, along with the  
address and data information needed to execute the command.  
The contents of the register serve as inputs to the internal state  
machine. The state machine outputs dictate the function of  
the device. The appropriate device bus operations table lists  
the inputs and control levels required, and the resulting output.  
The following subsections describe each of these operations in  
further detail.  
the system must drive WE\ and CE\ to VIL, and OE\ to VIH.  
An erase operation can erase one sector, multiple sectors,  
or the entire device. The Sector Address Tables indicate the  
address space that each sector occupies. Asector address” con-  
sists of the address bits required to uniquely select a sector.  
See the “Command Denitions” section for details on erasing  
a sector or the entire chip.  
After the system writes the autoselect command sequence,  
the device enters the autoselect mode. The system can then read  
autoselect codes from the internal register (which is separate  
from the memory array) on DQ7 - DQ0. Standard read cycle  
timings apply in this mode. Refer to the “Autoselect Mode”  
and “Autoselect Command Sequence” sections for more infor-  
mation.  
Requirements for Reading Array Data  
To read array data from the outputs, the system must drive  
the CE\ and OE\ pins to VIL. CE\ is the power control and  
selects the device. OE\ is the output control and gates array  
ICC2 in the DC Characteristics table represents the active  
current specication for the write mode. The “AC Character-  
istics” section contains timing specication tables and timing  
diagrams for write operations.  
data to the output pins. WE\ should remain at VIH.  
The internal state machine is set for reading array data upon  
device power-up, or after a hardware reset. This ensures that  
no spurious alteration of the memory content occurs during  
the power transition. No command is necessary in this mode  
to obtain array data. Standard microprocessor read cycles that  
assert valid addresses on the device address inputs produce  
valid data on the device data outputs. The device remains en-  
abled for read access until the command register contents are  
altered.  
See “Reading Array Data” for more information. Refer  
to the AC Read Operations table for timing specications and  
to the Read Operations Timings diagram for the timing wave-  
forms. ICC1 in the DC Characteristics table represents the  
active current specication for reading array data.  
Program and Erase Operation Status  
During an erase or program operation, the system may  
check the status of the operation by reading the status bits  
on DQ7 - DQ0. Standard read cycle timings and ICC read  
specications apply. Refer to “Write Operation Status” for  
more information, and to each AC Characteristics section in  
the appropriate data sheet for timing diagrams.  
TABLE 1: DEVICE BUS OPERATIONS  
OPERATION  
CE\  
OE\  
WE\  
Addresses1 DQ0 - DQ7  
Read  
L
L
H
A
D
OUT  
IN  
IN  
Write  
L
H
X
L
A
D
IN  
Standby  
V
0ꢀ5V  
X
X
High-Z  
CC  
Output Disable  
Hardware Reset  
L
X
H
X
H
X
X
X
High-Z  
High-Z  
NOTES:  
1. Addresses are A16:A0.  
2. The sector protect and sector unprotect functions must be implemented via programming equipment. See the “Sector Protection/Unprotection” section.  
AS29F010  
Micross Components reserves the right to change products or specications without notice.  
Rev. 2.6 11/10  
4