欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-0920503HXA 参数 Datasheet PDF下载

5962-0920503HXA图片预览
型号: 5962-0920503HXA
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 1MX32, 90ns, CQFP68, HERMETIC SEALED, CERAMIC, QFP-68]
分类和应用: 内存集成电路
文件页数/大小: 27 页 / 372 K
品牌: MICROSS [ MICROSS COMPONENTS ]
 浏览型号5962-0920503HXA的Datasheet PDF文件第1页浏览型号5962-0920503HXA的Datasheet PDF文件第3页浏览型号5962-0920503HXA的Datasheet PDF文件第4页浏览型号5962-0920503HXA的Datasheet PDF文件第5页浏览型号5962-0920503HXA的Datasheet PDF文件第6页浏览型号5962-0920503HXA的Datasheet PDF文件第7页浏览型号5962-0920503HXA的Datasheet PDF文件第8页浏览型号5962-0920503HXA的Datasheet PDF文件第9页  
AS8FLC1M32
BLOCK DIAGRAM
68-Ld. CQFP, Package "QT"
Q
WE1\ CS1\
RESET\
OE\
A0-Ax
WE2\ CS2\
WE3\ CS3\
WE4\ CS4\
FLASH
before executing the erase operation. During erasure, the
device automatically times the erase pulse widths and verifies
proper cell margin.
The host system can detect whether a program or erase
operation is complete by reading the DQ7 (Data\ Polling) and
DQ6 (toggle) STATUS BITS. After a program or erase cycle
has been completed, the device is ready to read array data or
accept another command.
The SECTOR ERASE ARCHITECTURE allows memory
sectors to be erased and reprogrammed without affecting the
data contents of other sectors. The device is fully erased when
shipped from Micross.
Hardware data protection measures include a low VCC
detector that automatically inhibits WRITE operations during
power transitions. The hardware sector protection features
disables both program and erase operation in any combination
of the sectors of memory. This can be achieved in-system or
via specially adapted commercial programming equipment.
The ERASE SUSPEND feature enables the user to put erase
on hold for any period of time to read data from, or program
data to, any sector which is not selected for erasure. True
BACKGROUND ERASE can thus be achieved.
The HARDWARE RESET\ PIN terminates any operation
in progress and resets the internal state machine to a READ
operation. The RESET\ pin may be tied to the system reset
circuitry.
1M x 8
1M x 8
1M x 8
1M x 8
I/O0-7
I/O8-15
I/O16-23
I/O24-31
BLOCK DIAGRAM
P
66-Ld. HIP, Package "H"
CS1\
WE\
RESET\
OE\
A0-Ax
CS2\
CS3\
CS4\
1M x 8
1M x 8
1M x 8
1M x 8
I/O0-7
I/O8-15
I/O16-23
I/O24-31
The device requires only a single 3.3volt power supply for
both READ and WRITE operations. Internally generated and
regulated voltages are provided for the program and erase
functions.
The device is entirely command set compatible with the
JEDEC SINGLE POWER FASH STANDARD. Com-
mands are written to the command register using standard
microprocessor write timings. Register contents serve as
input to an internal state-machine that controls the erase and
programming circuitry. Write cycles also internally latch
addresses and data required for the programming or erase
function(s). Reading data out of the array is similar to reading
from other electrically programmable devices.
Device programming occurs by executing the program
command sequence. This initiates the EMBEDDED
PROGRAM algorithm that automatically times the WRITE
PULSE widths and cycle and verifies each cell for proper
cell margins. The UNLOCK BYPASS mode facilitates faster
programming times by requiring only two WRITE cycles to
program data instead of four.
Device erasure occurs by executing the erase command
sequence. This initiates the Embedded Erase algorithm, an
internal algorithm that automatically pre-programs the array
AS8FLC1M32B
Rev. 4.1 10/10
LOGIC DIAGRAM (Byte)
VCC
GND
DQ (byte)
RY/BY\
RESET\
State
Control
Command
Register
Erase Voltage
Generator
PGM Voltage
Generator
Chip Enable
Output Enable
Logic
Sector
Switches
Address Latch
Y-Decoder
I/O Buffers
WEx\
Data Latch
CSx\
OE\
Y-Gating
VCC Detector
Timer
X-Decoder
Cell Matrix
A0-Ax
Micross Components reserves the right to change products or specifications without notice.
2