欢迎访问ic37.com |
会员登录 免费注册
发布采购

LX1688IPW 参数 Datasheet PDF下载

LX1688IPW图片预览
型号: LX1688IPW
PDF下载: 下载PDF文件 查看货源
内容描述: 多灯CCFL控制器 [Multiple Lamp CCFL Controller]
分类和应用: 控制器
文件页数/大小: 16 页 / 485 K
品牌: MICROSEMI [ MICROSEMI CORPORATION ]
 浏览型号LX1688IPW的Datasheet PDF文件第4页浏览型号LX1688IPW的Datasheet PDF文件第5页浏览型号LX1688IPW的Datasheet PDF文件第6页浏览型号LX1688IPW的Datasheet PDF文件第7页浏览型号LX1688IPW的Datasheet PDF文件第9页浏览型号LX1688IPW的Datasheet PDF文件第10页浏览型号LX1688IPW的Datasheet PDF文件第11页浏览型号LX1688IPW的Datasheet PDF文件第12页  
RangeMAX™
TM
®
LX1688
Multiple Lamp CCFL Controller
P
RODUCTION
D
ATA
S
HEET
DETAILED DESCRIPTION
and may or may not be externally synchronized to the LCD
video frame rate. It will directly gate the signal BRT.
CPWM should not be used in this case.
F
AULT
P
IN
The fault pin is a digital output that indicates that the
maximum numbers of strike attempts has occurred without
lamp ignition. In this condition the FAULT pin will go
active high with typically 20mA drive capability. Holding
the OLSNS pin low (<200mV) will also force timeout and
activate the FAULT pin. When used as a master, fault
condition true does not inhibit master clock outputs
PHA_SYNC and RMP_RST.
I_R P
IN
The run mode frequency of the output is one half the
internal ramp frequency, which is proportional to a bias
current set by resistor RI of 80.6K. The output frequency
can thus be adjusted by varying the value of RI-R, the
typical range from about 50K to 100K. Since there is some
variation in the frequency due to change in the input supply
(VDD) it is recommended that the value of RI-R be selected
at the nominal input voltage.
S
LEEP
M
ODE
(ENABLE S
IGNAL
)
AND
S
WITCHED
VDD
(VDDSW)
Since the LX1688 can be used in portable battery
operated systems, a very low power sleep mode is included.
The IC will consume less than 10µA quiescent current from
both the VDD and VDD_P pins combined, when the
ENABLE pin is deactivated. The polarity of the ENABLE
pin is programmable by the BEPOL input (see table 1). In
addition the controller provides a switched supply pin
VDDSW this output supplies at least 10mA at VDD
.2V
for external circuitry. This output can be used to power
additional circuitry that can be enabled with the controller.
RMP_RST
AND
PHA_SYNC
PIN TIMING REQUIREMENT
WITH
S
LAVE
M
ODE
O
PERATION
When the LX1688 is configured for slave mode
operation, and RMP_RST and PHA_SYNC is supplied
from an external source, the signal timing should be met as
outlined below.
RMP_RST should be 2 times frequency of lamp
frequency and duty should be 10 to 13%, and PHA_SYNC
should be generated by divide by 2 of RMP_RST signal.
Phase of these signals should be met the as shown, note the
delay between the RMP_RST and PHA_SYNC signals:
Min
150
10
49
Typ
250
50
Max
13
51
100
Unit
nsec
%
%
nsec
WWW .
Microsemi
.C
OM
T1
T2
T3
Tr, Tf
T3 duty is 50% of operating frequency.
T2
T3
T1
BIAS & TIMING EQUATIONS
Formula 1:
Formula 2:
Triangular Wave Generator Frequency, F
TRI
Lamp Frequency (A
OUT
’s switching frequency), F
LAMP
F
TRI
=
1
[Hz]
(25
×
R
I
×
C
TRI
)
F
LAMP
=
1
[Hz]
200
e-
12
×
R
I
0
.
000048
[Hz]
C
VCOMP
A
PPLICATIONS
A
PPLICATIONS
Formula 3:
Minimum Current Error Amp Bandwidth, BW
IEA_MIN
Formula 4:
Minimum Voltage Error Amp Bandwidth, B
WVEA_MIN
B
WIEA_MIN
=
Formula 5:
Softstart time, T
SS
0.000048
[Hz]
C
ICOMP
B
WVEA_MIN
=
T
SS
=
4
,
500
,
000
×
C
VCOMP
[sec]
Formula 6:
Minimum Power-on Reset Pulse Width, T
MIN_POR
T
MIN_POR
=
2.3
e
6
×
C
POR
[sec]
Copyright
©
2001
Rev. 1.2, 2006-03-09
Microsemi
Integrated Products Division
11861 Western Avenue, Garden Grove, CA. 92841, 714-898-8121, Fax: 714-893-2570
Page 8