ADVANCE INFORMATION
VPC 323xD, VPC 324xD
A summary of VPC modes is given in Table 2–9.
In addition an expert mode is available for advanced
PIP applications. In this case the inset picture size, as
well as the PIP window arrangements are fully pro-
grammable.
Table 2–9: VPC 32xxD modes for PIP applications
Working
mode
Function
Examples for the PIP mode programming are given in
5.2.
pip
- decimate the video signal for the
inset pictures
2.12.3. Predefined Inset Picture Size
- write the inset pictures into the field
memory
The predefined PIP display modes are based on four
fixed inset picture sizes (see Table 2–10). The corre-
sponding picture resizing is achieved by the integrated
horizontal and vertical scaler of VPC 32xxD, which
must be programmed accordingly (see Table 2–11).
- write the frame and background
into the field memory
main
- deliver the video signal for the
main picture
- read the inset pictures from the
field memory and insert them into
the main picture
- write the resulting video signal
into the field memory for the scan
rate conversion (SRC)
The inset pictures are displayed with or without a
frame controlled by I2C. The fixed frame width is 4 pix-
els and 4 lines..
Table 2–10: Inset picture size (without frame) in the
predefined PIP modes
single
- decimate the video signal for the
main or the inset picture(s)
- write the inset pictures into the field
memory
size
horizontal
[pixel/line]
vertical
[line/field]
- write the frame and background
into the field memory
- write the main picture part outside
the inset pictures into the field
memory
4:3 screen
16:9 screen
625
line
525
line
13.5 16
MHz MHz MHz MHz
13.5 16
- read the field memory (optional)
1/2
1/3
1/4
1/6
332
220
164
112
392
260
196
132
248
164
124
84
292
196
148
96
132
88
110
74
2.12.2. PIP Display Modes
66
55
To minimize the programming effort, 15 predefined PIP
modes are already implemented, including double win-
dows, single and multi-PIP (Fig. 2–23 and 2–24).
44
37
Table 2–11: Scaler Settings for predefined PIP modes at 13.5 MHz
PIP size
scinc1
FP h’43
fflim
FP h’42
sc-pip
FP h’41
sc_bri2)
FP h’52
newlin1)
I2C h’22
avstrt1)
avstop
I2C h’28
I2C h’29
full
h’600
h’600
h’480
h’600
h’480
h’acd
h’2d0
h’168
h’f0
h’00
h’11
h’16
h’1a
h’1f
h’010
h’110
h’210
h’210
h’310
h’010
h’86
h’86
h’356
h’356
h’356
h’356
h’356
h’356
1/2
h’194
h’194
h’194
h’194
h’86
h’86
1/3
h’86
1/4
h’b4
h’86
1/6
h’78
h’86
dou. win
h’190
h’00
h’86
Notes: 1) must be > 47, if FIFOTYPE=0 or 1
2) BR=16 in register sc_bri
3) MSB of SC_MODE updates all scaler register
Micronas
25