PRELIMINARY DATA SHEET
MSP 44x8G
1/F
I2SWS
I2S_WS
MODUS[6] = 0
MODUS[6] = 1
Detail C
I2S_CL
Detail A
)
I2S_DA_IN*
R LSB L MSB
L LSB R MSB
R LSB L LSB
16/32 bit left channel
16/32 bit right channel
Detail B
I2S_DA_OUT R LSB
L MSB
L LSB R MSB
R LSB L LSB
16/32 bit left channel
16/32 bit right channel
Data: MSB first, I2S synchronous master
1/F
I2SWS
I2S_WS
MODUS[6] = 0
MODUS[6] = 1
Detail C
I2S_CL
Detail A
)
I2S_DA_IN*
R LSB L MSB
L LSB R MSB
R LSB L LSB
16,18...32 bit left channel
16, 18...32 bit left channel
16, 18...32 bit right channel
Detail B
I2S_DA_OUT R LSB
L MSB
L LSB R MSB
R LSB L LSB
16, 18...32 bit right channel
Data: MSB first, I2S synchronous slave
Note:
1)
I2S_DA_IN can be
− I2S_DA_IN1,
− I2S_DA_IN2, or
− I2S_DA_IN2/3
Detail C
Detail A,B
1/F
I2SCL
I2S_CL
I2S_CL
T
T
h_I2S
s_I2S
T
s_I2S
1)
I2S_DA_IN
I2S_WS as INPUT
T
d_I2S
T
d_I2S
I2S_WS as OUTPUT
I2S_DA_OUT
Fig. 4–22: I2S timing diagram (synchronous interface)
Micronas
59