欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第21页浏览型号N25Q128A11B1241F的Datasheet PDF文件第22页浏览型号N25Q128A11B1241F的Datasheet PDF文件第23页浏览型号N25Q128A11B1241F的Datasheet PDF文件第24页浏览型号N25Q128A11B1241F的Datasheet PDF文件第26页浏览型号N25Q128A11B1241F的Datasheet PDF文件第27页浏览型号N25Q128A11B1241F的Datasheet PDF文件第28页浏览型号N25Q128A11B1241F的Datasheet PDF文件第29页  
N25Q128 - 1.8 V  
Operating features  
When Chip Select (S) is High, the device is deselected, but could remain in the active power  
mode until all internal cycles have completed (program, erase, write status register). The  
device then goes in to the standby power mode. The device consumption drops to I  
.
CC1  
5.1.10  
Hold (or Reset) condition  
The Hold (HOLD) signal is used to pause serial communications with the device without  
resetting the clocking sequence. However, taking this signal Low does not terminate any  
write status register, program or erase cycle that is currently in progress.  
To enter the hold condition, the device must be selected, with Chip Select (S) Low.  
The hold condition starts on the falling edge of the Hold (HOLD) signal, provided that the  
Serial Clock (C) is Low (as shown in Figure 7).  
The hold condition ends on the rising edge of the Hold (HOLD) signal, provided that the  
Serial Clock (C) is Low.  
If the falling edge does not coincide with Serial Clock (C) being Low, the hold condition  
starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide  
with Serial Clock (C) being Low, the hold condition ends after Serial Clock (C) next goes  
Low (this is shown in Figure 7).  
During the hold condition, the serial data output (DQ1) is high impedance, and serial data  
input (DQ0) and Serial Clock (C) are don’t care.  
Normally, the device is kept selected, with Chip Select (S) driven Low for the whole duration  
of the hold condition. This is to ensure that the state of the internal logic remains unchanged  
from the moment of entering the hold condition.  
If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of  
resetting the internal logic of the device. To restart communication with the device, it is  
necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents  
the device from going back to the hold condition.  
Figure 7.  
Hold condition activation  
C
HOLD  
Hold  
Hold  
condition  
condition  
(standard use)  
(non-standard use)  
AI02029D  
Reset functionality is available instead of Hold in parts with a dedicated part number. See  
Section 16: Ordering information.  
Driving Reset (Reset) Low while an internal operation is in progress will affect this operation  
(write, program or erase cycle) and data may be lost. On Reset going Low, the device enters  
the reset mode and a time of tRHSL is then required before the device can be reselected by  
driving Chip Select (S) Low. For the value of tRHSL, see Table 33.: AC Characteristics. All  
the lock bits are reset to 0 after a Reset Low pulse.  
25/185  
 复制成功!