64Mb : x4, x8, x16
SDRAM
AUTO REFRESH MODE
T0
T1
T2
Tn + 1
CL
To + 1
( (
) )
( (
) )
t
CLK
CKE
t
t
( (
) )
( (
) )
CK
CH
( (
) )
( (
) )
t
t
t
CKS
CMS
CKH
t
CMH
( (
) )
( (
) )
( (
) )
( (
) )
AUTO
REFRESH
AUTO
REFRESH
COMMAND
PRECHARGE
NOP
NOP
NOP
NOP
NOP
ACTIVE
( (
) )
( (
) )
( (
) )
( (
) )
DQM /
DQML, DQMH
( (
) )
( (
) )
A0-A9, A11
A10
ROW
ROW
( (
) )
( (
) )
ALL BANKS
( (
) )
( (
) )
( (
) )
( (
) )
SINGLE BANK
t
t
AH
AS
( (
) )
( (
) )
( (
) )
( (
) )
BANK(S)
BA0, BA1
DQ
BANK
High-Z
( (
) )
( (
) )
t
t
t
RFC
1
1
RP
RFC
Precharge all
active banks
DON’T CARE
TIMING PARAMETERS
-6
-7 E
-7 5
-8 E
-6
-7 E
-7 5
-8 E
SYMBOL* MIN MAX MIN MAX MIN MAX MIN MAX UNITS
SYMBOL* MIN MAX MIN MAX MIN MAX MIN MAX UNITS
t
t
AH
1
1.5
2.5
2.5
6
0.8
1.5
2.5
2.5
7
0.8
1.5
2.5
2.5
7.5
10
1
2
ns
ns
ns
ns
ns
ns
CKH
CKS
CMH
CMS
RFC
RP
1
1.5
1
0.8
1.5
0.8
1.5
66
0.8
1.5
0.8
1.5
66
1
2
ns
ns
ns
ns
ns
ns
t
t
t
t
t
t
t
t
t
t
AS
CH
3
1
CL
3
1.5
60
18
2
CK(3)
CK(2)
8
70
20
–
7.5
10
15
20
*CAS latency indicated in parentheses.
NOTE: 1. Each AUTO REFRESH command performs a refresh cycle. Back-to-back commands are not required.
64Mb: x4, x8, x16 SDRAM
64MSDRAM_F.p65 – Rev. F; Pub. 1/03
Micron Technology, Inc., reservesthe right to change productsor specificationswithout notice.
©2003, Micron Technology, Inc.
39