欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT48LC2M32B2TG 参数 Datasheet PDF下载

MT48LC2M32B2TG图片预览
型号: MT48LC2M32B2TG
PDF下载: 下载PDF文件 查看货源
内容描述: SDR SDRAM MT48LC2M32B2 â ???? 512K ×32× 4银行 [SDR SDRAM MT48LC2M32B2 – 512K x 32 x 4 Banks]
分类和应用: 动态存储器
文件页数/大小: 80 页 / 3569 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT48LC2M32B2TG的Datasheet PDF文件第49页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第50页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第51页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第52页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第54页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第55页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第56页浏览型号MT48LC2M32B2TG的Datasheet PDF文件第57页  
64Mb: x32 SDRAM
WRITE Operation
WRITE Operation
WRITE bursts are initiated with a WRITE command, as shown in Figure 10 (page 28).
The starting column and bank addresses are provided with the WRITE command and
auto precharge is either enabled or disabled for that access. If auto precharge is ena-
bled, the row being accessed is precharged at the completion of the burst. For the ge-
neric WRITE commands used in the following figures, auto precharge is disabled.
During WRITE bursts, the first valid data-in element is registered coincident with the
WRITE command. Subsequent data elements are registered on each successive positive
clock edge. Upon completion of a fixed-length burst, assuming no other commands
have been initiated, the DQ will remain at High-Z and any additional input data will be
ignored (see Figure 25 (page 53)). A continuous page burst continues until terminated;
at the end of the page, it wraps to column 0 and continues.
Data for any WRITE burst can be truncated with a subsequent WRITE command, and
data for a fixed-length WRITE burst can be followed immediately by data for a WRITE
command. The new WRITE command can be issued on any clock following the previ-
ous WRITE command, and the data provided coincident with the new command ap-
plies to the new command (see Figure 26 (page 54)). Data
n
+ 1 is either the last of a
burst of two or the last desired data element of a longer burst.
SDRAM devices use a pipelined architecture and therefore do not require the 2n rule as-
sociated with a prefetch architecture. A WRITE command can be initiated on any clock
cycle following a previous WRITE command. Full-speed random write accesses within a
page can be performed to the same bank, as shown in Figure 27 (page 55), or each
subsequent WRITE can be performed to a different bank.
Figure 25: WRITE Burst
T0
CLK
T1
T2
T3
Command
WRITE
NOP
NOP
NOP
Address
Bank,
Col n
DQ
D
IN
D
IN
Transitioning data
Don’t Care
Note:
1. BL = 2. DQM is LOW.
PDF: 09005aef811ce1fe
64mb_x32_sdram.pdf - Rev. T 04/13 EN
53
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
1999 Micron Technology, Inc. All rights reserved.