欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT41J256M4 参数 Datasheet PDF下载

MT41J256M4图片预览
型号: MT41J256M4
PDF下载: 下载PDF文件 查看货源
内容描述: DDR3 SDRAM MT41J256M4 â ????梅格32 ×4× 8银行MT41J128M8 â ????梅格16 ×8× 8银行MT41J64M16 â ???? 8梅格×16× 8银行 [DDR3 SDRAM MT41J256M4 – 32 Meg x 4 x 8 banks MT41J128M8 – 16 Meg x 8 x 8 banks MT41J64M16 – 8 Meg x 16 x 8 banks]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 214 页 / 2938 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT41J256M4的Datasheet PDF文件第176页浏览型号MT41J256M4的Datasheet PDF文件第177页浏览型号MT41J256M4的Datasheet PDF文件第178页浏览型号MT41J256M4的Datasheet PDF文件第179页浏览型号MT41J256M4的Datasheet PDF文件第181页浏览型号MT41J256M4的Datasheet PDF文件第182页浏览型号MT41J256M4的Datasheet PDF文件第183页浏览型号MT41J256M4的Datasheet PDF文件第184页  
1Gb: x4, x8, x16 DDR3 SDRAM  
PRECHARGE Operation  
PRECHARGE Operation  
Input A1± determines whether one bank or all banks are to be precharged and, in the  
case where only one bank is to be precharged, inputs BA[2:±] select the bank.  
When all banks are to be precharged, inputs BA[2:±] are treated as “Don’t Care.” After a  
bank is precharged, it is in the idle state and must be activated prior to any READ or  
WRITE commands being issued.  
SELF REFRESH Operation  
The SELF REFRESH operation is initiated like a REFRESH command except CKE is LOW.  
The DLL is automatically disabled upon entering SELF REFRESH and is automatically  
enabled and reset upon exiting SELF REFRESH.  
All power supply inputs (including VREFCA and VREFDQ) must be maintained at valid lev-  
els upon entry/exit and during self refresh mode operation. VREFDQ may float or not  
drive VDDQ/2 while in self refresh mode under certain conditions:  
• VSS < VREFDQ < VDD is maintained.  
• VREFDQ is valid and stable prior to CKE going back HIGH.  
• The first WRITE operation may not occur earlier than 512 clocks after VREFDQ is valid.  
• All other self refresh mode exit timing requirements are met.  
The DRAM must be idle with all banks in the precharge state (tRP is satisfied and no  
bursts are in progress) before a self refresh entry command can be issued. ODT must  
also be turned off before self refresh entry by registering the ODT ball LOW prior to the  
self refresh entry command (see On-Die Termination (ODT) (page 193) for timing re-  
quirements). If RTT,nom and RTT(WR) are disabled in the mode registers, ODT can be a  
“Don’t Care.” After the self refresh entry command is registered, CKE must be held LOW  
to keep the DRAM in self refresh mode.  
After the DRAM has entered self refresh mode, all external control signals, except CKE  
and RESET#, are “Don’t Care.” The DRAM initiates a minimum of one REFRESH com-  
mand internally within the tCKE period when it enters self refresh mode.  
The requirements for entering and exiting self refresh mode depend on the state of the  
clock during self refresh mode. First and foremost, the clock must be stable (meeting  
tCK specifications) when self refresh mode is entered. If the clock remains stable and  
the frequency is not altered while in self refresh mode, then the DRAM is allowed to exit  
self refresh mode after tCKESR is satisfied (CKE is allowed to transition HIGH tCKESR  
later than when CKE was registered LOW). Since the clock remains stable in self refresh  
mode (no frequency change), tCKSRE and tCKSRX are not required. However, if the  
clock is altered during self refresh mode (if it is turned-off or its frequency changes),  
t
then tCKSRE and tCKSRX must be satisfied. When entering self refresh mode, CKSRE  
must be satisfied prior to altering the clock's frequency. Prior to exiting self refresh  
mode, tCKSRX must be satisfied prior to registering CKE HIGH.  
When CKE is HIGH during self refresh exit, NOP or DES must be issued for tXS time. tXS  
is required for the completion of any internal refresh already in progress and must be  
satisfied before a valid command not requiring a locked DLL can be issued to the de-  
vice. tXS is also the earliest time self refresh re-entry may occur. Before a command re-  
quiring a locked DLL can be applied, a ZQCL command must be issued, tZQOPER tim-  
ing must be met, and tXSDLL must be satisfied. ODT must be off during tXSDLL.  
PDF: 09005aef826aa906  
1Gb_DDR3_SDRAM.pdf - Rev. L 03/13 EN  
Micron Technology, Inc. reserves the right to change products or specifications without notice.  
180  
‹ 2006 Micron Technology, Inc. All rights reserved.  
 复制成功!