欢迎访问ic37.com |
会员登录 免费注册
发布采购

JS28F640J3F75A 参数 Datasheet PDF下载

JS28F640J3F75A图片预览
型号: JS28F640J3F75A
PDF下载: 下载PDF文件 查看货源
内容描述: Numonyx®嵌入式闪存( J3 65 nm)的单细胞每比特( SBC ) [Numonyx® Embedded Flash Memory (J3 65 nm) Single Bit per Cell (SBC)]
分类和应用: 闪存
文件页数/大小: 66 页 / 2203 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号JS28F640J3F75A的Datasheet PDF文件第51页浏览型号JS28F640J3F75A的Datasheet PDF文件第52页浏览型号JS28F640J3F75A的Datasheet PDF文件第53页浏览型号JS28F640J3F75A的Datasheet PDF文件第54页浏览型号JS28F640J3F75A的Datasheet PDF文件第56页浏览型号JS28F640J3F75A的Datasheet PDF文件第57页浏览型号JS28F640J3F75A的Datasheet PDF文件第58页浏览型号JS28F640J3F75A的Datasheet PDF文件第59页  
Numonyx® Embedded Flash Memory (J3 65 nm) Single Bit per Cell (SBC)  
Figure 23: Clear Lock-Bit Flowchart  
Start  
Bus  
Operation  
Command  
Comments  
Data = 60H  
Clear Block  
Lock-Bits Setup  
Write  
Write 60H  
Addr = X  
Clear Block or  
Lock-Bits Confirm  
Data = D0H  
Addr = X  
Write  
Write D0H  
Read  
Status Register Data  
Check SR.7  
1 = WSM Ready  
0 = WSM Busy  
Read Status Register  
Standby  
Write FFH after the clear lock-bits operation to place device in read  
array mode.  
0
SR.7 =  
1
Full Status  
Check if Desired  
Clear Block Lock-Bits  
Complete  
FULL STATUS CHECK PROCEDURE  
Bus  
Operation  
Command  
Comments  
Read Status Register  
Data (See Above)  
Check SR.3  
Standby  
1 = Programming Voltage Error  
Detect  
1
SR.3 =  
0
Voltage Range Error  
Check SR.4, 5  
Both 1 = Command Sequence  
Error  
Standby  
Standby  
1
1
Check SR.5  
1 = Clear Block Lock-Bits Error  
Command Sequence  
Error  
SR.4,5 =  
0
SR.5, SR.4, and SR.3 are only cleared by the Clear Status Register  
command.  
Clear Block Lock-Bits  
Error  
SR.5 =  
0
If an error is detected, clear the status register before attempting retry  
or other error recovery.  
Clear Block Lock-Bits  
Successful  
Jan 2011  
208032-03  
Datasheet  
55  
 复制成功!