256Mb, 512Mb, 1Gb, 2Gb: 3V Embedded Parallel NOR Flash
Standard Command Definitions – Address-Data Cycles
Standard Command Definitions – Address-Data Cycles
Table 11: Standard Command Definitions – Address-Data Cycles, 8-Bit and 16-Bit
Note 1 applies to entire table
Address and Data Cycles
1st
2nd
3rd
4th
5th
6th
Command and
Code/Subcode
Bus
Size
A
D
A
D
A
D
A
D
A
D
A
D
Notes
READ and AUTO SELECT Operations
READ/RESET (F0h)
x8
X
F0
AAA AA
555
55
55
X
X
F0
F0
x16
X
F0
555
AA
55
AA 2AA
98
READ CFI (98h)
x8
x16
x8
AUTO SELECT (90h)
AAA AA
555
555
55
AAA
555
90 Note Note
2, 3, 4
2
2
x16
2AA
BYPASS Operations
UNLOCK BYPASS (20h)
x8
x16
x8
AAA AA
555
555
2AA
X
55
00
AAA
555
20
UNLOCK BYPASS
RESET (90h/00h)
X
90
x16
PROGRAM Operations
PROGRAM (A0h)
x8
x16
x8
AAA AA
555
555
2AA
PA
55
PD
55
N
AAA A0
555
PA
PD
N
UNLOCK BYPASS
PROGRAM (A0h)
X
A0
5
6, 7, 8
5
x16
x8
WRITE TO BUFFER
PROGRAM (25h)
AAA AA
555
555
2AA
BAd
BAd
PA
25
BAd
PA
PD
x16
x8
UNLOCK BYPASS
WRITE TO BUFFER
PROGRAM (25h)
BAd
25
PD
x16
WRITE TO BUFFER
PROGRAM CONFIRM
(29h)
x8
BAd
29
x16
BUFFERED PROGRAM
ABORT and RESET (F0h)
x8
x16
x8
AAA AA
555
555
55
AAA
555
F0
2AA
PROGRAM SUSPEND
(B0h)
X
B0
x16
x8
PROGRAM RESUME
(30h)
X
30
x16
ERASE Operations
PDF: 09005aef849b4b09
m29ew_256mb_2gb.pdf - Rev. B 8/12 EN
Micron Technology, Inc. reserves the right to change products or specifications without notice.
24
© 2012 Micron Technology, Inc. All rights reserved.