512Mb, 1Gb, 2Gb: P33-65nm
Configuration Register
Figure 11: Example Latency Count Setting Using Code 3
t
Data
0
1
2
3
4
CLK
CE#
ADV#
Address
A[MAX:1]
Code 3
High-Z
D[15:0]
Data
R103
End of Wordline Considerations
End of wordline (EOWL) wait states can result when the starting address of the burst op-
eration is not aligned to a 16-word boundary; that is, A[4:1] of the start address does not
equal 0x0. The figure below illustrates the end of wordline wait state(s) that occur after
the first 16-word boundary is reached. The number of data words and wait states is
summarized in the table below.
Figure 12: End of Wordline Timing Diagram
Latency Count
CLK
Address
A[MAX:1]
DQ[15:0]
ADV#
Data
Data
Data
OE#
EOWL
WAIT#
PDF: 09005aef845667b8
p33_65nm_MLC_512Mb-1gb_2gb.pdf - Rev. C 12/13 EN
Micron Technology, Inc. reserves the right to change products or specifications without notice.
41
© 2013 Micron Technology, Inc. All rights reserved.