欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC32MX130F064D 参数 Datasheet PDF下载

PIC32MX130F064D图片预览
型号: PIC32MX130F064D
PDF下载: 下载PDF文件 查看货源
内容描述: 32位微控制器(高达128 KB的闪存和32 KB SRAM)与音频和图形接口, USB接口,以及高级模拟 [32-bit Microcontrollers (up to 128 KB Flash and 32 KB SRAM) with Audio and Graphics Interfaces, USB, and Advanced Analog]
分类和应用: 闪存微控制器静态存储器
文件页数/大小: 320 页 / 6070 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC32MX130F064D的Datasheet PDF文件第2页浏览型号PIC32MX130F064D的Datasheet PDF文件第3页浏览型号PIC32MX130F064D的Datasheet PDF文件第4页浏览型号PIC32MX130F064D的Datasheet PDF文件第5页浏览型号PIC32MX130F064D的Datasheet PDF文件第6页浏览型号PIC32MX130F064D的Datasheet PDF文件第7页浏览型号PIC32MX130F064D的Datasheet PDF文件第8页浏览型号PIC32MX130F064D的Datasheet PDF文件第9页  
PIC32MX1XX/2XX
32-bit Microcontrollers (up to 128 KB Flash and 32 KB SRAM) with
Audio and Graphics Interfaces, USB, and Advanced Analog
Operating Conditions
• 2.3V to 3.6V, -40ºC to +105ºC, DC to 40 MHz
Timers/Output Compare/Input Capture
• Five General Purpose Timers:
- Five 16-bit and up to two 32-bit Timers/Counters
• Five Output Compare (OC) modules
• Five Input Capture (IC) modules
• Peripheral Pin Select (PPS) to allow function remap
• Real-Time Clock and Calendar (RTCC) module
Core: 40 MHz MIPS32
®
M4K
®
MIPS16e
®
mode for up to 40% smaller code size
1.56 DMIPS/MHz (Dhrystone 2.1) performance
Code-efficient (C and Assembly) architecture
Single-cycle (MAC) 32x16 and two-cycle 32x32 multiply
Clock Management
0.9% internal oscillator
Programmable PLLs and oscillator clock sources
Fail-Safe Clock Monitor (FSCM)
Independent Watchdog Timer
Fast wake-up and start-up
Communication Interfaces
• USB 2.0-compliant Full-speed OTG controller
• Two UART modules (10 Mbps)
- Supports LIN 2.0 protocols and IrDA
®
support
• Two 4-wire SPI modules (20 Mbps)
• Two I
2
C modules (up to 1 Mbaud) with SMBus support
• Peripheral Pin Select (PPS) to allow function remap
• Parallel Master Port (PMP)
Power Management
Low-power management modes (Sleep, Idle)
Integrated Power-on Reset and Brown-out Reset
0.5 mA/MHz dynamic current (typical)
20
μA
I
PD
current (typical)
Direct Memory Access (DMA)
• Four channels of hardware DMA with automatic data
size detection
• Two additional channels dedicated for USB
• Programmable Cyclic Redundancy Check (CRC)
Audio Interface Features
• Data communication: I
2
S, LJ, RJ, DSP modes
• Control interface: SPI and I
2
C™
• Master clock:
- Generation of fractional clock frequencies
- Can be synchronized with USB clock
- Can be tuned in run-time
Input/Output
15 mA source/sink on all I/O pins
5V-tolerant pins
Selectable open drain, pull-ups, and pull-downs
External interrupts on all I/O pins
Advanced Analog Features
• ADC Module:
- 10-bit 1.1 Msps rate with one S&H
- Up to 10 analog inputs on 28-pin devices and 13
analog inputs on 44-pin devices
• Flexible and independent ADC trigger sources
• Charge Time Measurement Unit (CTMU):
- Supports mTouch™ capacitive touch sensing
- Provides high-resolution time measurement (1 ns)
- On-chip temperature measurement capability
• Comparators:
- Up to three Analog Comparator modules
- Programmable references with 32 voltage points
Qualification and Class B Support
• AEC-Q100 REVG (Grade 2 -40ºC to +105ºC) planned
• Class B Safety Library, IEC 60730
Debugger Development Support
In-circuit and in-application programming
4-wire MIPS
®
Enhanced JTAG interface
Unlimited program and six complex data breakpoints
IEEE 1149.2-compatible (JTAG) boundary scan
Packages
Type
Pin Count
I/O Pins (up to)
Contact/Lead Pitch
Dimensions
Note:
SOIC
28
21
1.27
17.90x7.50x2.65
SSOP
28
21
0.65
10.2x5.3x2
SPDIP
28
21
0.100''
1.365x.285x.135''
28
21
0.65
6x6x0.9
QFN
44
34
0.65
8x8x0.9
36
25
0.50
5x5x0.9
VTLA
44
34
0.50
6x6x0.9
TQFP
44
34
0.80
10x10x1
All dimensions are in millimeters (mm) unless specified.
©
2011-2012 Microchip Technology Inc.
Preliminary
DS61168D-page 1