PIC18F45J10 FAMILY
TABLE 24-25: A/D CONVERSION REQUIREMENTS
Param
Symbol
Characteristic
Min
Max
Units
Conditions
No.
130
TAD
A/D Clock Period
0.7
11
25.0(1)
12
μs TOSC based, VREF ≥ 2.0V
131
TCNV
Conversion Time
TAD
(not including acquisition time) (Note 2)
132
135
TACQ
TSWC
Acquisition Time (Note 3)
1.4
—
—
μs -40°C to +85°C
Switching Time from Convert → Sample
(Note 4)
Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider.
2: ADRES registers may be read on the following TCY cycle.
3: The time for the holding capacitor to acquire the “New” input voltage when the voltage changes full scale
after the conversion (VDD to VSS or VSS to VDD). The source impedance (RS) on the input channels is 50Ω.
4: On the following cycle of the device clock.
© 2009 Microchip Technology Inc.
DS39682E-page 335