欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/ML 参数 Datasheet PDF下载

PIC18F4520-I/ML图片预览
型号: PIC18F4520-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/ML的Datasheet PDF文件第299页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第300页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第301页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第302页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第304页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第305页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第306页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第307页  
PIC18F2420/2520/4420/4520  
RRNCF  
Rotate Right f (No Carry)  
SETF  
Set f  
Syntax:  
RRNCF f {,d {,a}}  
Syntax:  
SETF f {,a}  
Operands:  
0 f 255  
d [0,1]  
a [0,1]  
Operands:  
0 f 255  
a [0,1]  
Operation:  
FFh f  
Operation:  
(f<n>) dest<n – 1>,  
(f<0>) dest<7>  
Status Affected:  
Encoding:  
None  
0110  
100a  
ffff  
ffff  
Status Affected:  
Encoding:  
N, Z  
Description:  
The contents of the specified register  
are set to FFh.  
0100  
00da  
ffff  
ffff  
Description:  
The contents of register ‘f’ are rotated  
one bit to the right. If ‘d’ is ‘0’, the result  
is placed in W. If ‘d’ is ‘1’, the result is  
placed back in register ‘f’ (default).  
If ‘a’ is ‘0’, the Access Bank will be  
selected, overriding the BSR value. If ‘a’  
is ‘1’, then the bank will be selected as  
per the BSR value (default).  
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates  
in Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh). See  
Section 24.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
If ‘a’ is ‘0’, the Access Bank is selected.  
If ‘a’ is ‘1’, the BSR is used to select the  
GPR bank (default).  
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates  
in Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh). See  
Section 24.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
Words:  
Cycles:  
1
1
Q Cycle Activity:  
Q1  
Q2  
Q3  
Q4  
register f  
Decode  
Read  
register ‘f’  
Process  
Data  
Write  
register ‘f’  
Words:  
Cycles:  
1
1
Example:  
SETF  
REG, 1  
Q Cycle Activity:  
Q1  
Before Instruction  
REG  
After Instruction  
REG  
=
=
5Ah  
FFh  
Q2  
Q3  
Q4  
Decode  
Read  
register ‘f’  
Process  
Data  
Write to  
destination  
Example 1:  
RRNCF  
REG, 1, 0  
Before Instruction  
REG  
After Instruction  
REG  
=
1101 0111  
1110 1011  
RRNCF REG, 0, 0  
=
Example 2:  
Before Instruction  
W
REG  
=
=
?
1101 0111  
After Instruction  
W
REG  
=
=
1110 1011  
1101 0111  
© 2008 Microchip Technology Inc.  
DS39631E-page 301  
 复制成功!