欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/ML 参数 Datasheet PDF下载

PIC18F4520-I/ML图片预览
型号: PIC18F4520-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/ML的Datasheet PDF文件第262页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第263页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第264页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第265页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第267页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第268页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第269页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第270页  
PIC18F2420/2520/4420/4520  
instruction that executes from a location outside of that  
block is not allowed to read and will result in reading ‘0’s.  
Figures 23-6 through 23-8 illustrate table write and table  
read protection.  
23.5.1  
PROGRAM MEMORY  
CODE PROTECTION  
The program memory may be read to, or written from,  
any location using the table read and table write  
instructions. The Device ID may be read with table  
reads. The Configuration registers may be read and  
written with the table read and table write instructions.  
Note:  
Code protection bits may only be written to  
a ‘0’ from a ‘1’ state. It is not possible to  
write a ‘1’ to a bit in the ‘0’ state. Code pro-  
tection bits are only set to ‘1’ by a full chip  
erase or block erase function. The full chip  
erase and block erase functions can only  
be initiated via ICSP or an external  
programmer.  
In normal execution mode, the CPn bits have no direct  
effect. CPn bits inhibit external reads and writes. A block  
of user memory may be protected from table writes if the  
WRTn Configuration bit is ‘0’. The EBTRn bits control  
table reads. For a block of user memory with the EBTRn  
bit set to ‘0’, a table read instruction that executes from  
within that block is allowed to read. A table read  
FIGURE 23-6:  
TABLE WRITE (WRTn) DISALLOWED  
Register Values  
Program Memory  
Configuration Bit Settings  
000000h  
0007FFh  
WRTB, EBTRB = 11  
000800h  
TBLPTR = 0008FFh  
PC = 001FFEh  
WRT0, EBTR0 = 01  
TBLWT*  
TBLWT*  
001FFFh  
002000h  
WRT1, EBTR1 = 11  
WRT2, EBTR2 = 11  
WRT3, EBTR3 = 11  
003FFFh  
004000h  
PC = 005FFEh  
005FFFh  
006000h  
007FFFh  
Results: All table writes disabled to Blockn whenever WRTn = 0.  
DS39631E-page 264  
© 2008 Microchip Technology Inc.  
 复制成功!