欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/ML 参数 Datasheet PDF下载

PIC18F4520-I/ML图片预览
型号: PIC18F4520-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/ML的Datasheet PDF文件第256页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第257页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第258页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第259页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第261页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第262页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第263页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第264页  
PIC18F2420/2520/4420/4520  
23.2 Watchdog Timer (WDT)  
Note 1: The CLRWDT and SLEEP instructions  
clear the WDT and postscaler counts  
when executed.  
For PIC18F2420/2520/4420/4520 devices, the WDT is  
driven by the INTRC source. When the WDT is  
enabled, the clock source is also enabled. The nominal  
WDT period is 4 ms and has the same stability as the  
INTRC oscillator.  
2: Changing the setting of the IRCF bits  
(OSCCON<6:4>) clears the WDT and  
postscaler counts.  
The 4 ms period of the WDT is multiplied by a 16-bit  
postscaler. Any output of the WDT postscaler is  
selected by a multiplexer, controlled by bits in Configu-  
ration Register 2H. Available periods range from 4 ms  
to 131.072 seconds (2.18 minutes). The WDT and  
postscaler are cleared when any of the following events  
occur: a SLEEPor CLRWDTinstruction is executed, the  
IRCF bits (OSCCON<6:4>) are changed or a clock  
failure has occurred.  
3: When a CLRWDTinstruction is executed,  
the postscaler count will be cleared.  
23.2.1  
CONTROL REGISTER  
Register 23-14 shows the WDTCON register. This is a  
readable and writable register which contains a control  
bit that allows software to override the WDT enable  
Configuration bit, but only if the Configuration bit has  
disabled the WDT.  
FIGURE 23-1:  
WDT BLOCK DIAGRAM  
Enable WDT  
SWDTEN  
WDTEN  
WDT Counter  
Wake-up from  
Power-Managed  
Modes  
÷128  
INTRC Source  
Change on IRCF bits  
CLRWDT  
WDT  
Reset  
Reset  
Programmable Postscaler  
1:1 to 1:32,768  
All Device Resets  
4
WDTPS<3:0>  
Sleep  
DS39631E-page 258  
© 2008 Microchip Technology Inc.  
 复制成功!