欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/PT 参数 Datasheet PDF下载

PIC18F4520-I/PT图片预览
型号: PIC18F4520-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/PT的Datasheet PDF文件第165页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第166页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第167页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第168页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第170页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第171页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第172页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第173页  
PIC18F2420/2520/4420/4520  
must be high. When the SS pin is low, transmission and  
reception are enabled and the SDO pin is driven. When  
the SS pin goes high, the SDO pin is no longer driven,  
even if in the middle of a transmitted byte and becomes  
a floating output. External pull-up/pull-down resistors  
may be desirable depending on the application.  
17.3.6  
SLAVE MODE  
In Slave mode, the data is transmitted and received as  
the external clock pulses appear on SCK. When the  
last bit is latched, the SSPIF interrupt flag bit is set.  
Before enabling the module in SPI Slave mode, the  
clock line must match the proper Idle state. The clock  
line can be observed by reading the SCK pin. The Idle  
state is determined by the CKP bit (SSPCON1<4>).  
Note 1: When the SPI is in Slave mode with SS pin  
control enabled (SSPCON<3:0> = 0100),  
the SPI module will reset if the SS pin is set  
to VDD.  
While in Slave mode, the external clock is supplied by  
the external clock source on the SCK pin. This external  
clock must meet the minimum high and low times as  
specified in the electrical specifications.  
2: If the SPI is used in Slave mode with CKE  
set, then the SS pin control must be  
enabled.  
While in Sleep mode, the slave can transmit/receive  
data. When a byte is received, the device will wake-up  
from Sleep.  
When the SPI module resets, the bit counter is forced  
to ‘0’. This can be done by either forcing the SS pin to  
a high level or clearing the SSPEN bit.  
17.3.7  
SLAVE SELECT  
SYNCHRONIZATION  
To emulate two-wire communication, the SDO pin can  
be connected to the SDI pin. When the SPI needs to  
operate as a receiver, the SDO pin can be configured  
as an input. This disables transmissions from the SDO.  
The SDI can always be left as an input (SDI function)  
since it cannot create a bus conflict.  
The SS pin allows a Synchronous Slave mode. The  
SPI must be in Slave mode with SS pin control enabled  
(SSPCON1<3:0> = 04h). The pin must not be driven  
low for the SS pin to function as an input. The data latch  
FIGURE 17-4:  
SLAVE SYNCHRONIZATION WAVEFORM  
SS  
SCK  
(CKP = 0  
CKE = 0)  
SCK  
(CKP = 1  
CKE = 0)  
Write to  
SSPBUF  
bit 6  
bit 7  
bit 7  
bit 0  
SDO  
bit 7  
SDI  
(SMP = 0)  
bit 0  
bit 7  
Input  
Sample  
(SMP = 0)  
SSPIF  
Interrupt  
Flag  
Next Q4 Cycle  
after Q2↓  
SSPSR to  
SSPBUF  
© 2008 Microchip Technology Inc.  
DS39631E-page 167  
 复制成功!