欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F24J10-I/SO 参数 Datasheet PDF下载

PIC18F24J10-I/SO图片预览
型号: PIC18F24J10-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能, RISC微控制器 [28/40/44-Pin High-Performance, RISC Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 368 页 / 5652 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第216页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第217页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第218页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第219页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第221页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第222页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第223页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第224页  
PIC18F45J10 FAMILY  
The analog reference voltage is software selectable to  
either the device’s positive and negative supply voltage  
(VDD and VSS), or the voltage level on the RA3/AN3/  
VREF+ and RA2/AN2/VREF-/CVREF pins.  
A device Reset forces all registers to their Reset state.  
This forces the A/D module to be turned off and any  
conversion in progress is aborted.  
Each port pin associated with the A/D converter can be  
configured as an analog input, or as a digital I/O. The  
ADRESH and ADRESL registers contain the result of  
the A/D conversion. When the A/D conversion is com-  
plete, the result is loaded into the ADRESH:ADRESL  
register pair, the GO/DONE bit (ADCON0 register) is  
cleared and A/D Interrupt Flag bit, ADIF, is set. The block  
diagram of the A/D module is shown in Figure 18-1.  
The A/D converter has a unique feature of being able  
to operate while the device is in Sleep mode. To oper-  
ate in Sleep, the A/D conversion clock must be derived  
from the A/D’s internal RC oscillator.  
The output of the sample and hold is the input into the  
converter, which generates the result via successive  
approximation.  
FIGURE 18-1:  
A/D BLOCK DIAGRAM  
CHS<3:0>  
1100  
AN12  
1011  
AN11  
1010  
AN10  
1001  
AN9  
1000  
AN8  
0111  
AN7(1)  
0110  
AN6(1)  
0101  
AN5(1)  
0100  
AN4  
VAIN  
0011  
(Input Voltage)  
10-Bit  
A/D  
Converter  
AN3  
0010  
AN2  
0001  
VCFG<1:0>  
AN1  
(2)  
0000  
VDD  
AN0  
X0  
X1  
1X  
VREF+  
VREF-  
Reference  
Voltage  
0X  
(2)  
VSS  
Note 1: Channels AN5 through AN7 are not available in 28-pin devices.  
2: I/O pins have diode protection to VDD and VSS.  
DS39682E-page 218  
© 2009 Microchip Technology Inc.  
 复制成功!