欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2450-I/SO 参数 Datasheet PDF下载

PIC18F2450-I/SO图片预览
型号: PIC18F2450-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚,高性能, 12 MIPS ,增强型闪存, USB微控制器采用纳瓦技术 [28/40/44-Pin, High-Performance, 12 MIPS, Enhanced Flash, USB Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 320 页 / 5591 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2450-I/SO的Datasheet PDF文件第222页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第223页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第224页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第225页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第227页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第228页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第229页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第230页  
PIC18F2450/4450  
BTFSC  
Bit Test File, Skip if Clear  
BTFSS  
Bit Test File, Skip if Set  
Syntax:  
BTFSC f, b {,a}  
Syntax:  
BTFSS f, b {,a}  
Operands:  
0 f 255  
0 b 7  
a [0,1]  
Operands:  
0 f 255  
0 b < 7  
a [0,1]  
Operation:  
skip if (f<b>) = 0  
Operation:  
skip if (f<b>) = 1  
Status Affected:  
Encoding:  
None  
Status Affected:  
Encoding:  
None  
1011  
bbba  
ffff  
ffff  
1010  
bbba  
ffff  
ffff  
Description:  
If bit ‘b’ in register ‘f’ is ‘0’, then the next  
instruction is skipped. If bit ‘b’ is ‘0’, then  
the next instruction fetched during the  
current instruction execution is discarded  
and a NOPis executed instead, making  
this a two-cycle instruction.  
Description:  
If bit ‘b’ in register ‘f’ is ‘1’, then the next  
instruction is skipped. If bit ‘b’ is ‘1’, then  
the next instruction fetched during the  
current instruction execution is discarded  
and a NOPis executed instead, making  
this a two-cycle instruction.  
If ‘a’ is ‘0’, the Access Bank is selected. If  
‘a’ is ‘1’, the BSR is used to select the  
GPR bank (default).  
If ‘a’ is ‘0’, the Access Bank is selected. If  
‘a’ is ‘1’, the BSR is used to select the  
GPR bank (default).  
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates in  
Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh).  
See Section 19.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates  
in Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh).  
See Section 19.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
Words:  
Cycles:  
1
Words:  
Cycles:  
1
1(2)  
1(2)  
Note: 3 cycles if skip and followed  
by a 2-word instruction.  
Note: 3 cycles if skip and followed  
by a 2-word instruction.  
Q Cycle Activity:  
Q1  
Q Cycle Activity:  
Q1  
Q2  
Q3  
Q4  
Q2  
Q3  
Q4  
Decode  
Read  
register ‘f’  
Process  
Data  
No  
operation  
Decode  
Read  
register ‘f’  
Process  
Data  
No  
operation  
If skip:  
Q1  
If skip:  
Q1  
Q2  
Q3  
Q4  
Q2  
Q3  
Q4  
No  
No  
No  
No  
No  
No  
No  
No  
operation  
operation  
operation  
operation  
operation  
operation  
operation  
operation  
If skip and followed by 2-word instruction:  
If skip and followed by 2-word instruction:  
Q1  
Q2  
Q3  
Q4  
Q1  
Q2  
Q3  
Q4  
No  
No  
No  
No  
No  
No  
No  
No  
operation  
operation  
operation  
operation  
operation  
operation  
operation  
operation  
No  
No  
No  
No  
No  
No  
No  
No  
operation  
operation  
operation  
operation  
operation  
operation  
operation  
operation  
Example:  
HERE  
FALSE  
TRUE  
BTFSC  
:
:
FLAG, 1, 0  
Example:  
HERE  
FALSE  
TRUE  
BTFSS  
:
:
FLAG, 1, 0  
Before Instruction  
PC  
Before Instruction  
PC  
=
address (HERE)  
=
address (HERE)  
After Instruction  
After Instruction  
If FLAG<1>  
PC  
If FLAG<1>  
PC  
=
=
=
=
0;  
If FLAG<1>  
PC  
If FLAG<1>  
PC  
=
=
=
=
0;  
address (TRUE)  
1;  
address (FALSE)  
1;  
address (FALSE)  
address (TRUE)  
DS39760A-page 224  
Advance Information  
© 2006 Microchip Technology Inc.