欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F25J10-I/SS 参数 Datasheet PDF下载

PIC18F25J10-I/SS图片预览
型号: PIC18F25J10-I/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能, RISC微控制器 [28/40/44-Pin High-Performance, RISC Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 368 页 / 5652 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第275页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第276页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第277页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第278页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第280页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第281页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第282页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第283页  
PIC18F45J10 FAMILY  
NEGF  
Negate f  
NOP  
No Operation  
Syntax:  
NEGF f {,a}  
Syntax:  
NOP  
Operands:  
0 f 255  
a [0,1]  
Operands:  
Operation:  
Status Affected:  
Encoding:  
None  
No operation  
None  
Operation:  
( f ) + 1f  
Status Affected:  
Encoding:  
N, OV, C, DC, Z  
0000  
1111  
0000  
xxxx  
0000  
xxxx  
0000  
xxxx  
0110  
110a  
ffff  
ffff  
Description:  
Location ‘f’ is negated using two’s  
complement. The result is placed in the  
data memory location ‘f’.  
If ‘a’ is ‘0’, the Access Bank is selected.  
If ‘a’ is ‘1’, the BSR is used to select the  
GPR bank (default).  
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates  
in Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh). See  
Section 22.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
Description:  
Words:  
No operation.  
1
1
Cycles:  
Q Cycle Activity:  
Q1  
Q2  
Q3  
No  
Q4  
Decode  
No  
operation  
No  
operation  
operation  
Example:  
None.  
Words:  
Cycles:  
1
1
Q Cycle Activity:  
Q1  
Q2  
Q3  
Q4  
Decode  
Read  
register ‘f’  
Process  
Data  
Write  
register ‘f’  
Example:  
NEGF  
REG, 1  
Before Instruction  
REG  
After Instruction  
REG  
=
0011 1010 [3Ah]  
1100 0110 [C6h]  
=
© 2009 Microchip Technology Inc.  
DS39682E-page 277  
 复制成功!