欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8620-I/PT 参数 Datasheet PDF下载

PIC18F8620-I/PT图片预览
型号: PIC18F8620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8620-I/PT的Datasheet PDF文件第89页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第90页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第91页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第92页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第94页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第95页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第96页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第97页  
PIC18FXX20  
REGISTER 9-3:  
INTCON3 REGISTER  
R/W-1  
INT2IP  
R/W-1  
INT1IP  
R/W-0  
INT3IE  
R/W-0  
INT2IE  
R/W-0  
INT1IE  
R/W-0  
INT3IF  
R/W-0  
INT2IF  
R/W-0  
INT1IF  
bit 7  
bit 0  
bit 7  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
INT2IP: INT2 External Interrupt Priority bit  
1= High priority  
0= Low priority  
INT1IP: INT1 External Interrupt Priority bit  
1= High priority  
0= Low priority  
INT3IE: INT3 External Interrupt Enable bit  
1= Enables the INT3 external interrupt  
0= Disables the INT3 external interrupt  
INT2IE: INT2 External Interrupt Enable bit  
1= Enables the INT2 external interrupt  
0= Disables the INT2 external interrupt  
INT1IE: INT1 External Interrupt Enable bit  
1= Enables the INT1 external interrupt  
0= Disables the INT1 external interrupt  
INT3IF: INT3 External Interrupt Flag bit  
1= The INT3 external interrupt occurred (must be cleared in software)  
0= The INT3 external interrupt did not occur  
INT2IF: INT2 External Interrupt Flag bit  
1= The INT2 external interrupt occurred (must be cleared in software)  
0= The INT2 external interrupt did not occur  
INT1IF: INT1 External Interrupt Flag bit  
1= The INT1 external interrupt occurred (must be cleared in software)  
0= The INT1 external interrupt did not occur  
Legend:  
R = Readable bit  
- n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state  
of its corresponding enable bit or the global enable bit. User software should ensure  
the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature  
allows for software polling.  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 91