欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8620-I/PT 参数 Datasheet PDF下载

PIC18F8620-I/PT图片预览
型号: PIC18F8620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8620-I/PT的Datasheet PDF文件第262页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第263页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第264页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第265页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第267页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第268页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第269页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第270页  
PIC18FXX20  
TABLE 24-2: PIC18FXXX INSTRUCTION SET (CONTINUED)  
16-Bit Instruction Word  
Mnemonic,  
Operands  
Status  
Description  
Cycles  
Notes  
Affected  
MSb  
LSb  
LITERAL OPERATIONS  
ADDLW  
ANDLW  
IORLW  
LFSR  
k
Add literal and WREG  
1
1
1
2
0000 1111 kkkk  
0000 1011 kkkk  
0000 1001 kkkk  
1110 1110 00ff  
1111 0000 kkkk  
0000 0001 0000  
0000 1110 kkkk  
0000 1101 kkkk  
0000 1100 kkkk  
0000 1000 kkkk  
0000 1010 kkkk  
kkkk C, DC, Z, OV, N  
kkkk Z, N  
k
AND literal with WREG  
k
f, k  
Inclusive OR literal with WREG  
Move literal (12-bit) 2nd word  
to FSRx1st word  
Move literal to BSR<3:0>  
Move literal to WREG  
Multiply literal with WREG  
Return with literal in WREG  
Subtract WREG from literal  
Exclusive OR literal with WREG  
kkkk Z, N  
kkkk None  
kkkk  
MOVLB  
MOVLW  
MULLW  
RETLW  
SUBLW  
XORLW  
k
k
k
k
k
k
1
1
1
2
1
1
kkkk None  
kkkk None  
kkkk None  
kkkk None  
kkkk C, DC, Z, OV, N  
kkkk Z, N  
DATA MEMORY PROGRAM MEMORY OPERATIONS  
TBLRD*  
Table Read  
2
0000 0000 0000  
0000 0000 0000  
0000 0000 0000  
0000 0000 0000  
0000 0000 0000  
0000 0000 0000  
0000 0000 0000  
0000 0000 0000  
1000 None  
1001 None  
1010 None  
1011 None  
1100 None  
1101 None  
1110 None  
1111 None  
TBLRD*+  
TBLRD*-  
TBLRD+*  
TBLWT*  
TBLWT*+  
TBLWT*-  
TBLWT+*  
Table Read with post-increment  
Table Read with post-decrement  
Table Read with pre-increment  
Table Write  
2 (5)  
Table Write with post-increment  
Table Write with post-decrement  
Table Write with pre-increment  
Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value  
present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an  
external device, the data will be written back with a '0'.  
2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if  
assigned.  
3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is  
executed as a NOP.  
4: Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP, unless the  
first word of the instruction retrieves the information embedded in these 16-bits. This ensures that all program memory  
locations have a valid instruction.  
5: If the Table Write starts the write cycle to internal memory, the write will continue until terminated.  
DS39609A-page 264  
Advance Information  
2003 Microchip Technology Inc.  
 复制成功!